5秒后页面跳转
XC2S100-6FGG256C PDF预览

XC2S100-6FGG256C

更新时间: 2024-09-19 06:02:19
品牌 Logo 应用领域
赛灵思 - XILINX 现场可编程门阵列可编程逻辑时钟
页数 文件大小 规格书
99页 1009K
描述
Spartan-II FPGA Family

XC2S100-6FGG256C 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Not Recommended零件包装代码:BGA
包装说明:BGA, BGA256,16X16,40针数:256
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:12 weeks
风险等级:5.28其他特性:MAXIMUM USABLE GATES 100000
最大时钟频率:263 MHzCLB-Max的组合延迟:0.6 ns
JESD-30 代码:S-PBGA-B256JESD-609代码:e1
长度:17 mm湿度敏感等级:3
可配置逻辑块数量:600等效关口数量:100000
输入次数:176逻辑单元数量:2700
输出次数:176端子数量:256
最高工作温度:85 °C最低工作温度:
组织:600 CLBS, 100000 GATES封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA256,16X16,40
封装形状:SQUARE封装形式:GRID ARRAY
峰值回流温度(摄氏度):260电源:1.5/3.3,2.5 V
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY认证状态:Not Qualified
座面最大高度:2 mm子类别:Field Programmable Gate Arrays
最大供电电压:2.625 V最小供电电压:2.375 V
标称供电电压:2.5 V表面贴装:YES
温度等级:OTHER端子面层:Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:30
宽度:17 mmBase Number Matches:1

XC2S100-6FGG256C 数据手册

 浏览型号XC2S100-6FGG256C的Datasheet PDF文件第2页浏览型号XC2S100-6FGG256C的Datasheet PDF文件第3页浏览型号XC2S100-6FGG256C的Datasheet PDF文件第4页浏览型号XC2S100-6FGG256C的Datasheet PDF文件第5页浏览型号XC2S100-6FGG256C的Datasheet PDF文件第6页浏览型号XC2S100-6FGG256C的Datasheet PDF文件第7页 
R
Spartan-II FPGA Family  
Data Sheet  
DS001 June 13, 2008  
Product Specification  
This document includes all four modules of the Spartan®-II FPGA data sheet.  
Module 1:  
Introduction and Ordering Information  
Module 3:  
DC and Switching Characteristics  
DS001-1 (v2.8) June 13, 2008  
DS001-3 (v2.8) June 13, 2008  
Introduction  
DC Specifications  
-
-
-
-
-
Absolute Maximum Ratings  
Recommended Operating Conditions  
DC Characteristics  
Power-On Requirements  
DC Input and Output Levels  
Features  
General Overview  
Product Availability  
User I/O Chart  
Ordering Information  
Switching Characteristics  
-
-
-
-
-
-
-
-
Pin-to-Pin Parameters  
Module 2:  
IOB Switching Characteristics  
Clock Distribution Characteristics  
DLL Timing Parameters  
CLB Switching Characteristics  
Block RAM Switching Characteristics  
TBUF Switching Characteristics  
JTAG Switching Characteristics  
Functional Description  
DS001-2 (v2.8) June 13, 2008  
Architectural Description  
-
-
-
-
-
-
Spartan-II Array  
Input/Output Block  
Configurable Logic Block  
Block RAM  
Clock Distribution: Delay-Locked Loop  
Boundary Scan  
Module 4:  
Pinout Tables  
Development System  
Configuration  
DS001-4 (v2.8) June 13, 2008  
Pin Definitions  
Pinout Tables  
-
Configuration Timing  
Design Considerations  
IMPORTANT NOTE: This Spartan-II FPGA data sheet is in four modules. Each module has its own Revision History at the  
end. Use the PDF "Bookmarks" for easy navigation in this volume.  
© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other  
trademarks are the property of their respective owners.  
DS001 June 13, 2008  
www.xilinx.com  
Product Specification  
1

XC2S100-6FGG256C 替代型号

型号 品牌 替代类型 描述 数据表
XC2S100-5FGG256I XILINX

完全替代

Spartan-II FPGA Family
XCV100-5FG256C XILINX

完全替代

Field Programmable Gate Arrays
XCV100-4FG256C XILINX

完全替代

Field Programmable Gate Arrays

与XC2S100-6FGG256C相关器件

型号 品牌 获取价格 描述 数据表
XC2S100-6FGG256I XILINX

获取价格

Spartan-II FPGA Family
XC2S100-6FGG456C XILINX

获取价格

Spartan-II FPGA Family
XC2S100-6FGG456I XILINX

获取价格

Spartan-II FPGA Family
XC2S100-6PQ208C XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-6PQ208I XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-6PQG208C XILINX

获取价格

Spartan-II FPGA Family
XC2S100-6PQG208I XILINX

获取价格

Spartan-II FPGA Family
XC2S100-6TQ144C XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-6TQ144I XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-6TQG144C XILINX

获取价格

Spartan-II FPGA Family