5秒后页面跳转
XC2S100-5PQ208C PDF预览

XC2S100-5PQ208C

更新时间: 2024-09-19 03:23:59
品牌 Logo 应用领域
赛灵思 - XILINX /
页数 文件大小 规格书
4页 44K
描述
Spartan-II 2.5V FPGA Family:Introduction and Ordering Information

XC2S100-5PQ208C 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:End Of Life零件包装代码:QFP
包装说明:QFP-208针数:208
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:12 weeks
风险等级:6.23其他特性:MAXIMUM USABLE GATES 100000
最大时钟频率:263 MHzCLB-Max的组合延迟:0.7 ns
JESD-30 代码:S-PQFP-G208JESD-609代码:e0
长度:28 mm湿度敏感等级:3
可配置逻辑块数量:600等效关口数量:100000
输入次数:144逻辑单元数量:2700
输出次数:140端子数量:208
最高工作温度:85 °C最低工作温度:
组织:600 CLBS, 100000 GATES封装主体材料:PLASTIC/EPOXY
封装代码:FQFP封装等效代码:QFP208,1.2SQ,20
封装形状:SQUARE封装形式:FLATPACK, FINE PITCH
峰值回流温度(摄氏度):225电源:1.5/3.3,2.5 V
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY认证状态:Not Qualified
座面最大高度:4.1 mm子类别:Field Programmable Gate Arrays
最大供电电压:2.625 V最小供电电压:2.375 V
标称供电电压:2.5 V表面贴装:YES
技术:CMOS温度等级:OTHER
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:28 mm

XC2S100-5PQ208C 数据手册

 浏览型号XC2S100-5PQ208C的Datasheet PDF文件第2页浏览型号XC2S100-5PQ208C的Datasheet PDF文件第3页浏览型号XC2S100-5PQ208C的Datasheet PDF文件第4页 
0
Spartan-II 2.5V FPGA Family:  
Introduction and Ordering  
Information  
R
0
0
DS001-1 (v2.3) November 1, 2001  
Preliminary Product Specification  
System level features  
Introduction  
-
SelectRAM+™ hierarchical memory:  
The Spartan™-II 2.5V Field-Programmable Gate Array fam-  
ily gives users high performance, abundant logic resources,  
and a rich feature set, all at an exceptionally low price. The  
six-member family offers densities ranging from 15,000 to  
200,000 system gates, as shown in Table 1. System perfor-  
mance is supported up to 200 MHz.  
·
·
·
16 bits/LUT distributed RAM  
Configurable 4K bit block RAM  
Fast interfaces to external RAM  
-
-
-
-
-
-
-
-
-
-
Fully PCI compliant  
Low-power segmented routing architecture  
Full readback ability for verification/observability  
Dedicated carry logic for high-speed arithmetic  
Dedicated multiplier support  
Cascade chain for wide-input functions  
Abundant registers/latches with enable, set, reset  
Four dedicated DLLs for advanced clock control  
Four primary low-skew global clock distribution nets  
IEEE 1149.1 compatible boundary scan logic  
Spartan-II devices deliver more gates, I/Os, and features  
per dollar than other FPGAs by combining advanced pro-  
cess technology with a streamlined Virtex-based architec-  
ture. Features include block RAM (to 56K bits), distributed  
RAM (to 75,264 bits), 16 selectable I/O standards, and four  
DLLs. Fast, predictable interconnect means that successive  
design iterations continue to meet timing requirements.  
The Spartan-II family is  
a
superior alternative to  
Versatile I/O and packaging  
mask-programmed ASICs. The FPGA avoids the initial cost,  
lengthy development cycles, and inherent risk of  
conventional ASICs. Also, FPGA programmability permits  
design upgrades in the field with no hardware replacement  
necessary (impossible with ASICs).  
-
-
-
-
-
Low cost packages available in all densities  
Family footprint compatibility in common packages  
16 high-performance interface standards  
Hot swap Compact PCI friendly  
Zero hold time simplifies system timing  
Features  
Fully supported by powerful Xilinx development system  
-
-
-
Foundation ISE Series: Fully integrated software  
Alliance Series: For use with third-party tools  
Fully automatic mapping, placement, and routing  
Second generation ASIC replacement technology  
-
Densities as high as 5,292 logic cells with up to  
200,000 system gates  
-
-
-
Streamlined features based on Virtex architecture  
Unlimited reprogrammability  
Very low cost  
Table 1: Spartan-II FPGA Family Members  
CLB  
Array  
(R x C)  
Maximum  
Available  
User I/O  
Total  
Distributed RAM  
Bits  
Total  
Block RAM  
Bits  
Logic  
Cells  
System Gates  
(Logic and RAM)  
Total  
CLBs  
(1)  
Device  
XC2S15  
XC2S30  
XC2S50  
XC2S100  
XC2S150  
XC2S200  
432  
972  
15,000  
30,000  
8 x 12  
12 x 18  
16 x 24  
20 x 30  
24 x 36  
28 x 42  
96  
86  
6,144  
13,824  
24,576  
38,400  
55,296  
75,264  
16K  
24K  
32K  
40K  
48K  
56K  
216  
132  
176  
196  
260  
284  
1,728  
2,700  
3,888  
5,292  
50,000  
384  
100,000  
150,000  
200,000  
600  
864  
1,176  
Notes:  
1. All user I/O counts do not include the four global clock/user input pins. See details in Table 3, page 3.  
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.  
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.  
DS001-1 (v2.3) November 1, 2001  
www.xilinx.com  
1
Preliminary Product Specification  
1-800-255-7778  

XC2S100-5PQ208C 替代型号

型号 品牌 替代类型 描述 数据表
XC2S100-5PQG208I XILINX

完全替代

Spartan-II FPGA Family
XC2S100-6PQ208C XILINX

完全替代

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-5PQ208I XILINX

完全替代

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information

与XC2S100-5PQ208C相关器件

型号 品牌 获取价格 描述 数据表
XC2S100-5PQ208I XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-5PQ208Q XILINX

获取价格

Field Programmable Gate Array, 600 CLBs, 100000 Gates, 263MHz, 2700-Cell, CMOS, PQFP208, P
XC2S100-5PQG208C XILINX

获取价格

Spartan-II FPGA Family
XC2S100-5PQG208I XILINX

获取价格

Spartan-II FPGA Family
XC2S100-5PQG208Q XILINX

获取价格

Field Programmable Gate Array, 600 CLBs, 100000 Gates, PQFP208, PLASTIC, QFP-208
XC2S100-5TQ144C XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-5TQ144I XILINX

获取价格

Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-5TQG144C XILINX

获取价格

Spartan-II FPGA Family
XC2S100-5TQG144I XILINX

获取价格

Spartan-II FPGA Family
XC2S100-5TQG144Q XILINX

获取价格

Field Programmable Gate Array, 600 CLBs, 100000 Gates, PQFP144, PLASTIC, TQFP-144