5秒后页面跳转
UPD44164095BF5-E50-EQ3 PDF预览

UPD44164095BF5-E50-EQ3

更新时间: 2024-11-21 08:41:03
品牌 Logo 应用领域
瑞萨 - RENESAS 双倍数据速率静态存储器
页数 文件大小 规格书
35页 461K
描述
2MX9 DDR SRAM, 0.45ns, PBGA165, 13 X 15 MM, PLASTIC, BGA-165

UPD44164095BF5-E50-EQ3 数据手册

 浏览型号UPD44164095BF5-E50-EQ3的Datasheet PDF文件第2页浏览型号UPD44164095BF5-E50-EQ3的Datasheet PDF文件第3页浏览型号UPD44164095BF5-E50-EQ3的Datasheet PDF文件第4页浏览型号UPD44164095BF5-E50-EQ3的Datasheet PDF文件第5页浏览型号UPD44164095BF5-E50-EQ3的Datasheet PDF文件第6页浏览型号UPD44164095BF5-E50-EQ3的Datasheet PDF文件第7页 
Datasheet  
μPD44164095B  
μPD44164185B  
R10DS0016EJ0200  
Rev.2.00  
18M-BIT DDR II SRAM SEPARATE I/O  
2-WORD BURST OPERATION  
October 6, 2011  
Description  
The μPD44164095B is a 2,097,152-word by 9-bit and the μPD44164185B is a 1,048,576-word by 18-bit  
synchronous double data rate static RAM fabricated with advanced CMOS technology using full CMOS six-  
transistor memory cell.  
The μPD44164095B and μPD44164185B integrate unique synchronous peripheral circuitry and a burst  
counter. All input registers controlled by an input clock pair (K and K#) are latched on the positive edge of K  
and K#. These products are suitable for application which require synchronous operation, high speed, low  
voltage, high density and wide bit configuration.  
These products are packaged in 165-pin PLASTIC BGA.  
Features  
1.8 0.1 V power supply  
165-pin PLASTIC BGA (13 x 15)  
HSTL interface  
PLL circuitry for wide output data valid window and future frequency scaling  
Separate independent read and write data ports  
DDR read or write operation initiated each cycle  
Pipelined double data rate operation  
Separate data input/output bus  
Two-tick burst for low DDR transaction size  
Two input clocks (K and K#) for precise DDR timing at clock rising edges only  
Two output clocks (C and C#) for precise flight time  
and clock skew matching-clock and data delivered together to receiving device  
Internally self-timed write control  
Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.  
User programmable impedance output (35 to 70 Ω)  
Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)  
Simple control logic for easy depth expansion  
JTAG 1149.1 compatible test access port  
R10DS0016EJ0200 Rev.2.00  
October 6, 2011  
Page 1 of 34  

与UPD44164095BF5-E50-EQ3相关器件

型号 品牌 获取价格 描述 数据表
UPD44164095BF5-E50-EQ3-A RENESAS

获取价格

2MX9 DDR SRAM, 0.45ns, PBGA165, 13 X 15 MM, LEAD FREE, PLASTIC, BGA-165
UPD44164095BF5-E50Y-EQ3-A RENESAS

获取价格

2MX9 DDR SRAM, 0.45ns, PBGA165, 13 X 15 MM, LEAD FREE, PLASTIC, BGA-165
UPD44164182AF5-E33-EQ2 NEC

获取价格

DDR SRAM, 1MX18, CMOS, PBGA165, 13 X 5 MM, PLASTIC, BGA-165
UPD44164182AF5-E33-EQ2-A RENESAS

获取价格

1MX18 DDR SRAM, PBGA165, 13 X 5 MM, LEAD FREE, PLASTIC, BGA-165
UPD44164182AF5-E37-EQ2 NEC

获取价格

DDR SRAM, 1MX18, CMOS, PBGA165, 13 X 5 MM, PLASTIC, BGA-165
UPD44164182AF5-E37-EQ2-A RENESAS

获取价格

1MX18 DDR SRAM, PBGA165, 13 X 5 MM, LEAD FREE, PLASTIC, BGA-165
UPD44164182AF5-E37Y-EQ2 NEC

获取价格

IC,SYNC SRAM,DDR,1MX18,CMOS,BGA,165PIN,PLASTIC
UPD44164182AF5-E37Y-EQ2-A RENESAS

获取价格

IC,SYNC SRAM,DDR,1MX18,CMOS,BGA,165PIN,PLASTIC
UPD44164182AF5-E40-EQ2-A RENESAS

获取价格

1MX18 DDR SRAM, PBGA165, 13 X 5 MM, LEAD FREE, PLASTIC, BGA-165
UPD44164182AF5-E40Y-EQ2 RENESAS

获取价格

IC,SYNC SRAM,DDR,1MX18,CMOS,BGA,165PIN,PLASTIC