ꢀ ꢁꢂ ꢃ ꢄꢅ ꢂ ꢄꢆꢇ ꢂ ꢈ ꢉ ꢊꢂ ꢈ ꢋ ꢌ ꢂ ꢍ ꢎ ꢅꢂ ꢏꢍ ꢐ ꢀ
ꢀ ꢁꢑ ꢃ ꢄꢅ ꢂ ꢄꢆꢇ ꢑ ꢈ ꢋ ꢑꢑ ꢈ ꢅ ꢌ ꢑ ꢍ ꢎ ꢅꢂ ꢏꢍ ꢐ ꢀ
ꢃ
ꢎ
ꢒ
ꢓ
ꢔ
ꢕ
ꢖ
ꢒ
ꢖ
ꢇ
ꢃ
ꢗ
ꢎ
ꢒ
ꢘ
ꢁ
ꢐ
ꢓ
ꢕ
ꢘ
ꢁ
ꢁ
ꢖ
ꢗ
ꢇ
ꢙ
ꢚ
ꢃ
ꢛ
ꢃ
ꢖ
ꢗ
ꢐ
ꢁ
ꢁ
SMMS691A − AUGUST 1997 − REVISED NOVEMBER 1997
D
D
Organization:
− TM4SK64KPU . . . 4 194 304 x 64 Bits
− TM8SK64KPU . . . 8 388 608 x 64 Bits
D
High-Speed, Low-Noise Low-Voltage TTL
(LVTTL) Interface
D
Read Latencies 2 and 3 Supported
Single 3.3-V Power Supply
( 10% Tolerance)
D
Support Burst-Interleave and
Burst-Interrupt Operations
D
Designed for 66-MHz 4-Clock Systems.
D
D
D
D
D
D
Burst Length Programmable to 1, 2, 4,
8, and Full Page
D
JEDEC 144-Pin Small-Outline Dual-In-Line
Memory Module (SODIMM) Without Buffer
for Use With Socket
Four Banks for On-Chip Interleaving
(Gapless Access)
D
D
TM4SK64KPU — Uses Four 64M-Bit
Synchronous Dynamic RAMs (SDRAMs)
(4M × 16-Bit) in Plastic Thin Small-Outline
Packages (TSOPs)
Ambient Temperature Range
0°C to 70°C
Gold-Plated Contacts
Pipeline Architecture
TM8SK64KPU — Uses Eight 64M-Bit
SDRAMs (4M × 16-Bit) in Plastic TSOPs
Byte-Read/Write Capability
Serial Presence-Detect (SPD) Using
EEPROM
D
D
Performance Ranges:
SYNCHRONOUS
CLOCK CYCLE
TIME
ACCESS TIME
CLOCK TO
OUTPUT
REFRESH
INTERVAL
t
t
t
t
t
CK3
CK2
AC3
AC2
REF
’xSK64KPU−10
10 ns
12 ns
10 ns
12 ns
7.5 ns
8 ns
9 ns
64 ms
’xSK64KPU−12
9.5 ns
description
The TM4SK64KPU is a 32M-byte, 144-pin small-outline dual-in-line memory module (SODIMM). The SODIMM
is composed of four TMS664164DGE, 4194304 x 16-bit SDRAMs, each in a 400-mil, 54-pin plastic thin
small-outline package (TSOP) mounted on a substrate with decoupling capacitors. See the TMS664164 data
sheet (literature number SMOS690).
The TM8SK64KPU is a 64M-byte, 144-pin SODIMM. The SODIMM is composed of eight TMS664164DGE,
4194304 x 16-bit SDRAMs, each in a 400-mil, 54-pin plastic TSOP mounted on a substrate with decoupling
capacitors. See the TMS664164 data sheet (literature number SMOS690).
operation
The TM4SK64KPU operates as four TMS664164DGE devices that are connected as shown in the
TM4SK64KPU functional block diagram. The TM8SK64KPU operates as eight TMS664164DGE devices
connected as shown in the TM8SK64KPU functional block diagram.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
ꢆ
ꢕ
ꢖ
ꢗ
ꢇ
ꢓ
ꢀ
ꢆ
ꢕ
ꢚ
ꢜ
ꢐ
ꢚ
ꢝ
ꢞ
ꢟ
ꢠ
ꢡ
ꢢ
ꢣ
ꢤ
ꢥ
ꢞ
ꢡ
ꢟ
ꢦ
ꢡ
ꢟ
ꢦ
ꢧ
ꢢ
ꢟ
ꢨ
ꢩ
ꢢ
ꢡ
ꢪ
ꢫ
ꢪꢧ ꢨ ꢞ ꢮꢟ ꢩꢬ ꢤ ꢨ ꢧ ꢡꢠ ꢪꢧ ꢭ ꢧ ꢯꢡ ꢩꢣꢧ ꢟꢥꢰ ꢓ ꢬꢤ ꢢꢤ ꢦꢥ ꢧꢢ ꢞꢨ ꢥꢞ ꢦ ꢪꢤ ꢥꢤ ꢤꢟ ꢪ ꢡꢥ ꢬꢧꢢ
ꢦ
ꢥ
ꢨ
ꢞ
ꢟ
ꢥ
ꢬ
ꢧ
ꢠ
ꢡ
ꢢ
ꢣ
ꢤ
ꢥ
ꢞ
ꢭ
ꢧ
ꢡ
ꢢ
Copyright 1997, Texas Instruments Incorporated
ꢨ
ꢩ
ꢧ
ꢦ
ꢞ
ꢠ
ꢞ
ꢦ
ꢤ
ꢥ
ꢞ
ꢡ
ꢟ
ꢨ
ꢤ
ꢢ
ꢧ
ꢪ
ꢧ
ꢨ
ꢞ
ꢮ
ꢟ
ꢮ
ꢡ
ꢤ
ꢯ
ꢨ
ꢰ
ꢀ
ꢧ
ꢱ
ꢤ
ꢨ
ꢐ
ꢟ
ꢨ
ꢥ
ꢢ
ꢫ
ꢣ
ꢧ
ꢟ
ꢦ ꢬꢤ ꢟ ꢮꢧ ꢡꢢ ꢪꢞ ꢨ ꢦ ꢡꢟ ꢥꢞ ꢟꢫꢧ ꢥ ꢬꢧ ꢨ ꢧ ꢩꢢ ꢡꢪ ꢫꢦꢥ ꢨ ꢲ ꢞꢥꢬ ꢡꢫꢥ ꢟꢡꢥ ꢞꢦꢧ ꢰ
ꢥ
ꢨ
ꢢ
ꢧ
ꢨ
ꢧ
ꢢ
ꢭ
ꢧ
ꢨ
ꢥ
ꢬ
ꢧ
ꢢ
ꢞ
ꢮ
ꢬ
ꢥ
ꢥ
ꢡ
1
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251−1443