5秒后页面跳转
SN74LV175ADGV PDF预览

SN74LV175ADGV

更新时间: 2024-01-14 06:41:54
品牌 Logo 应用领域
德州仪器 - TI 触发器
页数 文件大小 规格书
8页 156K
描述
QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

SN74LV175ADGV 数据手册

 浏览型号SN74LV175ADGV的Datasheet PDF文件第2页浏览型号SN74LV175ADGV的Datasheet PDF文件第3页浏览型号SN74LV175ADGV的Datasheet PDF文件第4页浏览型号SN74LV175ADGV的Datasheet PDF文件第5页浏览型号SN74LV175ADGV的Datasheet PDF文件第6页浏览型号SN74LV175ADGV的Datasheet PDF文件第7页 
SN54LV175A, SN74LV175A  
QUADRUPLE D-TYPE FLIP-FLOPS  
WITH CLEAR  
SCLS400B – APRIL 1998 – REVISED OCTOBER 1998  
SN54LV175A . . . J OR W PACKAGE  
SN74LV175A . . . D, DB, DGV, NS, OR PW PACKAGE  
(TOP VIEW)  
EPIC (Enhanced-Performance Implanted  
CMOS) Process  
Typical V  
< 0.8 V at V  
(Output Ground Bounce)  
OLP  
= 3.3 V, T = 25°C  
CC  
A
CLR  
1Q  
V
CC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
Typical V  
> 2 V at V  
(Output V  
Undershoot)  
4Q  
4Q  
4D  
3D  
3Q  
3Q  
CLK  
OHV  
CC  
OH  
= 3.3 V, T = 25°C  
1Q  
1D  
A
Contain Four Flip-Flops With Double-Rail  
Outputs  
2D  
2Q  
Applications Include:  
– Buffer/Storage Registers  
– Shift Registers  
2Q  
GND  
– Pattern Generators  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
SN54LV175A . . . FK PACKAGE  
(TOP VIEW)  
ESD Protection Exceeds 2000 V Per  
MIL-STD-883, Method 3015; Exceeds 200 V  
Using Machine Model (C = 200 pF, R = 0)  
3
2 1 20 19  
18 4Q  
1Q  
1D  
NC  
2D  
2Q  
4
5
6
7
8
Package Options Include Plastic  
17  
4D  
NC  
3D  
3Q  
Small-Outline (D, NS), Shrink Small-Outline  
(DB), Thin Very Small-Outline (DGV), and  
Thin Shrink Small-Outline (PW) Packages,  
Ceramic Flat (W) Packages, Chip Carriers  
(FK), and DIPs (J)  
16  
15  
14  
9 10 11 12 13  
description  
NC – No internal connection  
The ’LV175A devices are quadruple D-type  
flip-flops designed for 2-V to 5.5-V V operation.  
CC  
These devices have a direct clear (CLR) input and feature complementary outputs from each flip-flop.  
Information at the data (D) inputs meeting the setup time requirements is transferred to the outputs on the  
positive-going edge of the clock (CLK) pulse.  
Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the  
positive-going edge of CLK. When CLK is at either the high or low level, the D input has no effect at the output.  
The SN54LV175A is characterized for operation over the full military temperature range of –55°C to 125°C.  
The SN74LV175A is characterized for operation from –40°C to 85°C.  
FUNCTION TABLE  
(each flip-flop)  
INPUTS  
OUTPUTS  
CLR  
L
CLK  
D
X
H
L
Q
L
Q
H
L
X
H
H
L
H
H
H
L
X
Q
Q
0
0
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC is a trademark of Texas Instruments Incorporated.  
Copyright 1998, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74LV175ADGV相关器件

型号 品牌 获取价格 描述 数据表
SN74LV175ADGVR TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ADGVRE4 TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ADGVRG4 TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ADR TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ADRE4 TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ADRG4 TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ANS TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ANSE4 TI

获取价格

LV/LV-A/LVX/H SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, P
SN74LV175ANSR TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR
SN74LV175ANSRE4 TI

获取价格

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR