5秒后页面跳转
SN74GTLP1395PWE4 PDF预览

SN74GTLP1395PWE4

更新时间: 2024-11-25 22:53:35
品牌 Logo 应用领域
德州仪器 - TI 总线收发器
页数 文件大小 规格书
21页 440K
描述
TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND SELECTABLE POLARITY

SN74GTLP1395PWE4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:TSSOP, TSSOP20,.25针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.51控制类型:INDEPENDENT CONTROL
计数方向:BIDIRECTIONAL系列:GTLP
JESD-30 代码:R-PDSO-G20JESD-609代码:e4
长度:6.5 mm逻辑集成电路类型:BUS TRANSCEIVER
最大I(ol):0.1 A湿度敏感等级:1
位数:1功能数量:2
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:CONFIGURABLE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP20,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH包装方法:TUBE
峰值回流温度(摄氏度):260电源:3.3 V
最大电源电流(ICC):20 mA传播延迟(tpd):6.3 ns
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:Bus Driver/Transceivers最大供电电压 (Vsup):3.45 V
最小供电电压 (Vsup):3.15 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:GTLP & LVTTL宽度:4.4 mm
Base Number Matches:1

SN74GTLP1395PWE4 数据手册

 浏览型号SN74GTLP1395PWE4的Datasheet PDF文件第2页浏览型号SN74GTLP1395PWE4的Datasheet PDF文件第3页浏览型号SN74GTLP1395PWE4的Datasheet PDF文件第4页浏览型号SN74GTLP1395PWE4的Datasheet PDF文件第5页浏览型号SN74GTLP1395PWE4的Datasheet PDF文件第6页浏览型号SN74GTLP1395PWE4的Datasheet PDF文件第7页 
SN74GTLP1395  
TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS  
WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND SELECTABLE POLARITY  
SCES349C – JUNE 2001 – REVISED NOVEMBER 2001  
DGV, DW, OR PW PACKAGE  
TI-OPC Circuitry Limits Ringing on  
Unevenly Loaded Backplanes  
(TOP VIEW)  
OEC Circuitry Improves Signal Integrity  
and Reduces Electromagnetic Interference  
1Y  
1T/C  
2Y  
1OEBY  
2T/C  
2OEBY  
GND  
1B  
ERC  
2B  
GND  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
Bidirectional Interface Between GTLP  
Signal Levels and LVTTL Logic Levels  
GND  
1OEAB  
Split LVTTL Port Provides a Feedback Path  
for Control and Diagnostics Monitoring  
V
CC  
1A  
GND  
2A  
2OEAB  
LVTTL Interfaces Are 5-V Tolerant  
High-Drive GTLP Outputs (100 mA)  
LVTTL Outputs (–24 mA/24 mA)  
V
REF  
BIAS V  
CC  
Variable Edge-Rate Control (ERC) Input  
Selects GTLP Rise and Fall Times for  
Optimal Data-Transfer Rate and Signal  
Integrity in Distributed Loads  
I
, Power-Up 3-State, and BIAS V  
CC  
off  
Support Live Insertion  
Polarity Control Selects True or  
Complementary Outputs  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
– 1000-V Charged-Device Model (C101)  
description  
The SN74GTLP1395 is two 1-bit, high-drive, 3-wire bus transceivers that provide LVTTL-to-GTLP and  
GTLP-to-LVTTL signal-level translation for applications, such as primary and secondary clocks, that require  
individual output-enable and true/complement controls. The device allows for transparent and inverted  
transparent modes of data transfer with separate LVTTL input and LVTTL output pins, which provide a feedback  
path for control and diagnostics monitoring. The device provides a high-speed interface between cards  
operating at LVTTL logic levels and a backplane operating at GTLP signal levels and is designed especially to  
work with the Texas Instruments 3.3-V 1394 backplane physical-layer controller. High-speed (about three times  
faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP reduced output swing (<1 V),  
reduced input threshold levels, improved differential input, OEC circuitry, and TI-OPC circuitry. Improved  
GTLP OEC and TI-OPC circuitry minimizes bus settling time, and have been designed and tested using several  
backplane models. The high drive allows incident-wave switching in heavily loaded backplanes, with equivalent  
load impedance down to 11 .  
GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3.  
The ac specification of the SN74GTLP1395 is given only at the preferred higher noise margin GTLP, but the  
user has the flexibility of using this device at either GTL (V = 1.2 V and V  
= 0.8 V) or GTLP (V = 1.5 V  
TT  
REF  
TT  
and V  
= 1 V) signal levels. For information on using GTLP devices in FB+/BTL applications, refer to TI  
REF  
application reports, Texas Instruments GTLP Frequently Asked Questions, literature number SCEA019, and  
GTLP in BTL Applications, literature number SCEA017.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
OEC and TI-OPC are trademarks of Texas Instruments.  
Copyright 2001, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74GTLP1395PWE4相关器件

型号 品牌 获取价格 描述 数据表
SN74GTLP1395PWG4 TI

获取价格

TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS
SN74GTLP1395PWR TI

获取价格

TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDB
SN74GTLP1395PWRE4 TI

获取价格

TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDB
SN74GTLP1395PWRG4 TI

获取价格

TWO 1-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE BUS TRANSCEIVERS
SN74GTLP2033 TI

获取价格

8-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE REGISTERED TRANSCEIVER WITH SPLIT LVTTL PORT AND
SN74GTLP2033DGGR TI

获取价格

8-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE REGISTERED TRANSCEIVER WITH SPLIT LVTTL PORT AND
SN74GTLP2033DGVR TI

获取价格

8-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE REGISTERED TRANSCEIVER WITH SPLIT LVTTL PORT AND
SN74GTLP2033GQLR TI

获取价格

8-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE REGISTERED TRANSCEIVER WITH SPLIT LVTTL PORT AND
SN74GTLP2033ZQLR TI

获取价格

IC GTLP SERIES, 8-BIT REGISTERED TRANSCEIVER, INVERTED OUTPUT, PBGA56, GREEN, PLASTIC, VFB
SN74GTLP2034 TI

获取价格

8-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE REGISTERED TRANSCEIVER WITH SPLIT LVTTL PORT AND