5秒后页面跳转
SN65LVDT390PW PDF预览

SN65LVDT390PW

更新时间: 2024-11-23 23:03:07
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
19页 317K
描述
HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

SN65LVDT390PW 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP16,.25针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:1.36差分输出:NO
高电平输入电流最大值:0.00001 A输入特性:DIFFERENTIAL
接口集成电路类型:LINE RECEIVER接口标准:EIA-644; TIA-644
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:5 mm湿度敏感等级:1
功能数量:4端子数量:16
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:TOTEM-POLE最大输出低电流:0.008 A
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP16,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not Qualified最大接收延迟:4 ns
接收器位数:4座面最大高度:1.2 mm
子类别:Line Driver or Receivers最大压摆率:18 mA
最大供电电压:3.6 V最小供电电压:3 V
标称供电电压:3.3 V电源电压1-最大:3.6 V
电源电压1-分钟:3 V电源电压1-Nom:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:4.4 mmBase Number Matches:1

SN65LVDT390PW 数据手册

 浏览型号SN65LVDT390PW的Datasheet PDF文件第2页浏览型号SN65LVDT390PW的Datasheet PDF文件第3页浏览型号SN65LVDT390PW的Datasheet PDF文件第4页浏览型号SN65LVDT390PW的Datasheet PDF文件第5页浏览型号SN65LVDT390PW的Datasheet PDF文件第6页浏览型号SN65LVDT390PW的Datasheet PDF文件第7页 
SN65LVDS386/388A/390, SN65LVDT386/388A/390  
SN75LVDS386/388A/390, SN75LVDT386/388A/390  
www.ti.com  
SLLS394GSEPTEMBER 1999REVISED NOVEMBER 2004  
HIGH-SPEED DIFFERENTIAL LINE RECEIVERS  
FEATURES  
’LVDS388A, ’LVDT388A  
’LVDS386, ’LVDT386  
DGG PACKAGE  
(TOP VIEW)  
Four- ('390), Eight- ('388A), or Sixteen- ('386)  
DBT PACKAGE  
(TOP VIEW)  
Line Receivers Meet or Exceed the  
Requirements of ANSI TIA/EIA-644 Standard  
1
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
24  
23  
22  
21  
20  
A1A  
A1B  
A2A  
A2B  
AGND  
B1A  
B1B  
B2A  
B2B  
AGND  
C1A  
C1B  
C2A  
C2B  
AGND  
D1A  
D1B  
D2A  
D2B  
GND  
Integrated 110-Line Termination Resistors  
on LVDT Products  
Designed for Signaling Rates (1) Up To  
630 Mbps  
1
64  
63  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
A1A  
A1B  
A2A  
A2B  
A3A  
A3B  
A4A  
A4B  
B1A  
B1B  
B2A  
B2B  
B3A  
B3B  
B4A  
B4B  
C1A  
C1B  
C2A  
C2B  
C3A  
C3B  
C4A  
C4B  
D1A  
D1B  
D2A  
D2B  
D3A  
D3B  
D4A  
D4B  
GND  
2
V
CC  
2
V
CC  
3
ENA  
A1Y  
A2Y  
ENB  
B1Y  
B2Y  
3
V
CC  
4
4
GND  
ENA  
A1Y  
A2Y  
A3Y  
A4Y  
ENB  
B1Y  
B2Y  
B3Y  
B4Y  
GND  
5
5
SN65 Version's Bus-Terminal ESD Exceeds  
15 kV  
6
6
7
7
Operates From a Single 3.3-V Supply  
8
8
Typical Propagation Delay Time of 2.6 ns  
9
DGND  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
Output Skew 100 ps (Typ) Part-To-Part Skew  
Is Less Than 1 ns  
DV  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
CC  
DGND  
C1Y  
C2Y  
ENC  
D1Y  
D2Y  
END  
LVTTL Levels Are 5-V Tolerant  
Open-Circuit Fail Safe  
Flow-Through Pinout  
Packaged in Thin Shrink Small-Outline  
Package With 20-mil Terminal Pitch  
V
V
CC  
CC  
V
CC  
GND  
C1Y  
C2Y  
C3Y  
C4Y  
ENC  
D1Y  
D2Y  
D3Y  
D4Y  
END  
GND  
DESCRIPTION  
GND  
This family of four-, eight-, or sixteen-, differential line  
receivers (with optional integrated termination) im-  
plements the electrical characteristics of low-voltage  
differential signaling (LVDS). This signaling technique  
lowers the output voltage levels of 5-V differential  
standard levels (such as EIA/TIA-422B) to reduce the  
power, increase the switching speeds, and allow  
operation with a 3-V supply rail. Any of the eight or  
sixteen differential receivers provides a valid logical  
output state with a ±100-mV differential input voltage  
within the input common-mode voltage range. The  
input common-mode voltage range allows 1 V of  
ground potential difference between two LVDS  
nodes. Additionally, the high-speed switching of  
LVDS signals almost always requires the use of a line  
impedance matching resistor at the receiving end of  
the cable or transmission media. The LVDT products  
eliminate this external resistor by integrating it with  
the receiver.  
See application section for V  
and GND description.  
CC  
’LVDS390, ’LVDT390  
D OR PW PACKAGE  
(TOP VIEW)  
1A  
1B  
2A  
2B  
3A  
3B  
4A  
4B  
EN1,2  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
1Y  
2Y  
V
CC  
V
CC  
GND  
3Y  
V
CC  
GND  
10 4Y  
EN3,4  
9
(1) Signaling Rate, 1/t, where t is the minimum unit interval and is  
expressed in the units bits/s (bits per second)  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 1999–2004, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

SN65LVDT390PW 替代型号

型号 品牌 替代类型 描述 数据表
SN65LVDT390PWRG4 TI

类似代替

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDT390PWG4 TI

类似代替

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDT390PWR TI

类似代替

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS

与SN65LVDT390PW相关器件

型号 品牌 获取价格 描述 数据表
SN65LVDT390PWG4 TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDT390PWR TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDT390PWRG4 TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDT41 TI

获取价格

MEMORY STICK INTERCONNECT EXTENDER CHIPSET WITH LVDS
SN65LVDT41-EP TI

获取价格

增强型产品 Memorystick™ 内部互联扩展器芯片组
SN65LVDT41PW TI

获取价格

MEMORY STICK⑩ INTERCONNECT EXTENDER CHIPSET W
SN65LVDT41PWG4 TI

获取价格

MEMORY STICK⑩ INTERCONNECT EXTENDER CHIPSET W
SN65LVDT41PWR TI

获取价格

MEMORY STICK⑩ INTERCONNECT EXTENDER CHIPSET W
SN65LVDT41PWRG4 TI

获取价格

MEMORY STICK⑩ INTERCONNECT EXTENDER CHIPSET W
SN65LVDT41QPWREP TI

获取价格

增强型产品 Memorystick™ 内部互联扩展器芯片组 | PW | 20 | -40