5秒后页面跳转
SN54LS107AJ PDF预览

SN54LS107AJ

更新时间: 2024-11-04 20:21:31
品牌 Logo 应用领域
摩托罗拉 - MOTOROLA 输出元件逻辑集成电路触发器
页数 文件大小 规格书
2页 43K
描述
LS SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14, CERAMIC, DIP-14

SN54LS107AJ 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:DIP包装说明:DIP,
针数:14Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.33
Is Samacsys:N系列:LS
JESD-30 代码:R-GDIP-T14JESD-609代码:e0
长度:19.495 mm负载电容(CL):15 pF
逻辑集成电路类型:J-K FLIP-FLOP位数:2
功能数量:2端子数量:14
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
最大电源电流(ICC):6 mA传播延迟(tpd):20 ns
认证状态:Not Qualified座面最大高度:5.08 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:TTL温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:NEGATIVE EDGE
宽度:7.62 mm最小 fmax:30 MHz
Base Number Matches:1

SN54LS107AJ 数据手册

 浏览型号SN54LS107AJ的Datasheet PDF文件第2页 
SN54/74LS107A  
DUAL JK NEGATIVE  
EDGE-TRIGGERED FLIP-FLOP  
The SN54/74LS107A is a Dual JK Flip-Flop with individual J, K, Direct  
Clear and Clock Pulse inputs. Output changes are initiated by the  
HIGH-to-LOW transition of the clock. A LOW signal on CD input overrides the  
other inputs and makes the Q output LOW.  
The SN54/74LS107A is the same as the SN54/74LS73A but has corner  
power pins.  
DUAL JK NEGATIVE  
EDGE-TRIGGERED FLIP-FLOP  
LOW POWER SCHOTTKY  
CONNECTION DIAGRAM DIP (TOP VIEW)  
J SUFFIX  
CERAMIC  
CASE 632-08  
V
CD  
13  
CP  
K
CD  
CP  
9
J
2
CC  
1
1
2
2
2
14  
12  
11  
10  
8
14  
1
NOTE:  
The Flatpak version has the  
same pinouts (Connection  
Diagram) as the Dual In-Line  
Package.  
N SUFFIX  
PLASTIC  
CASE 646-06  
1
2
3
Q
4
5
6
14  
7
1
J
Q
K
Q
Q
2
GND  
1
1
1
1
2
D SUFFIX  
SOIC  
CASE 751A-02  
LOGIC SYMBOL  
14  
1
2
1
1
J
Q
Q
3
8
9
J
Q
Q
5
6
ORDERING INFORMATION  
12  
4
CP  
K
CP  
K
SN54LSXXXJ Ceramic  
SN74LSXXXN Plastic  
SN74LSXXXD SOIC  
2
11  
CD  
13  
CD  
10  
V
= PIN 14  
CC  
GND = PIN 7  
GUARANTEED OPERATING RANGES  
Symbol  
Parameter  
Min  
Typ  
Max  
Unit  
V
CC  
Supply Voltage  
54  
74  
4.5  
4.75  
5.0  
5.0  
5.5  
5.25  
V
T
A
Operating Ambient Temperature Range  
54  
74  
55  
0
25  
25  
125  
70  
°C  
I
I
Output Current — High  
Output Current — Low  
54, 74  
0.4  
mA  
mA  
OH  
54  
74  
4.0  
8.0  
OL  
FAST AND LS TTL DATA  
5-1  

SN54LS107AJ 替代型号

型号 品牌 替代类型 描述 数据表
HD74LS107AP RENESAS

功能相似

Dual J-K Negative-edge-triggered Flip-Flops (with Clear)
SN74LS107AN TI

功能相似

DUAL J-K FLIP-FLOPS WITH CLEAR

与SN54LS107AJ相关器件

型号 品牌 获取价格 描述 数据表
SN54LS107AJD MOTOROLA

获取价格

暂无描述
SN54LS107AW ROCHESTER

获取价格

J-K Flip-Flop
SN54LS107J MOTOROLA

获取价格

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
SN54LS109A MOTOROLA

获取价格

DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP
SN54LS109A TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR
SN54LS109AFK TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR
SN54LS109AJ TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR
SN54LS109AJ-00 TI

获取价格

IC LS SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP16,
SN54LS109AJD MOTOROLA

获取价格

LS SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP16, CE
SN54LS109A-SP TI

获取价格

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR