5秒后页面跳转
PEX8111-BB66BC PDF预览

PEX8111-BB66BC

更新时间: 2024-11-08 06:00:15
品牌 Logo 应用领域
PLX 总线控制器微控制器和处理器外围集成电路PC时钟
页数 文件大小 规格书
2页 116K
描述
PCI Express to PCI Bridge

PEX8111-BB66BC 技术参数

是否Rohs认证:不符合生命周期:Obsolete
零件包装代码:BGA包装说明:BGA,
针数:144Reach Compliance Code:unknown
ECCN代码:3A001.A.3HTS代码:8542.31.00.01
风险等级:5.84Is Samacsys:N
其他特性:ALSO REQUIRES AT 3.3V SUPPLY地址总线宽度:32
最大时钟频率:66 MHz外部数据总线宽度:32
JESD-30 代码:S-PBGA-B144JESD-609代码:e0
长度:13 mm湿度敏感等级:3
端子数量:144最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):235
认证状态:Not Qualified座面最大高度:2.03 mm
最大供电电压:1.6 V最小供电电压:1.4 V
标称供电电压:1.5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:TIN LEAD端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:10宽度:13 mm
uPs/uCs/外围集成电路类型:BUS CONTROLLER, PCIBase Number Matches:1

PEX8111-BB66BC 数据手册

 浏览型号PEX8111-BB66BC的Datasheet PDF文件第2页 
Version 1.4 2005  
PEX 8111  
Features  
ƒ General Features  
o Forward and Reverse bridging  
o144-ball BGA package with standard  
1.0 mm pitch (13mm x 13mm)  
oAlternative fine-pitch BGA package  
(10mm x 10mm)  
ExpressLane™ PCI Express to PCI Bridge  
Reversible Bridge in a Tiny Package  
o Low power – 400 milliwatts  
oEEPROM configuration option with  
SPI  
o Internal 8Kbyte shared RAM  
o 1.5 V core supply voltage  
o JTAG  
The PLX Technology PEX 8111 bridge enables designers to migrate legacy PCI bus  
interfaces to the new advanced serial PCI Express. This is ideal for including  
existing PCI ICs on a PCI Express™ Adapter Board, such as the new ExpressCard™  
or AdvancedMC™ standards. Both the standard BGA package and the tiny 10mm x  
10mm fine-pitch package offering make the PEX 8111 bridge well suited for  
applications where board real estate is at a premium. With its low power 0.15 micron  
CMOS design, the PEX 8111 consumes only about 400 mW of power.  
o Four (4) GPIO pins for maximum  
design flexibility  
o Extensive PME support including  
D0 and D0Active, D1, D2 and D3Hot  
and D3Cold  
Forward and Reverse Bridging  
The PEX 8111 supports forward and reverse bridging as defined by the  
PCI Express-to-PCI/PCI-X Bridge Specification 1.0. In forward mode, the bridge  
allows legacy PCI chips and adapters to be used with new PCI Express processor  
systems. Reverse bridge operation allows conventional PCI processors and chipsets  
to configure and control advanced PCI Express switches and endpoints. The reverse  
PEX 8111 not only allows complete configuration of a downstream PCI Express  
system from the PCI bus, but it also handles limited PCI Express root functions for  
reverse interrupt and Power Management Events.  
o Lead-free packaging available  
ƒ Integrated PCI Express Interface  
o PCI Express Base 1.0a compliant  
o x1 Link, dual-simplex, 2.5 Gbps per  
direction  
o One virtual channel  
o Automatic LVDS polarity reversal  
o 128 byte maximum payload size  
o Link CRC  
o Link power management  
o Flow control buffering  
PCI Bus (32-bit, 33/66 MHz)  
Block Diagram  
The PEX 8111 is equipped with a  
standard PCI Express port that  
operates as a single, x1 link with a  
maximum of 250 Megabytes per  
o PCI Express transaction queues for  
eight (8) outstanding TLPs  
ƒ PCI Interface  
second of throughput per transmit  
PCI Master and Target Interface Logic  
o PCI v.3.0: 32 bits, up to 66 MHz  
o PCI Power Management 1.1  
o Internal arbiter supports up to 4  
external masters; REQ#/GNT#  
signals  
and receive direction. The single 2.5  
Gbps integrated SerDes delivers the  
highest bandwidth with the lowest  
possible pin count using LVDS  
technology.  
Configuration  
Registers  
8K Shared  
RAM  
FIFOs  
o 3.3V I/O and 5V tolerant PCI  
o Message Signal Interrupt (MSI)  
support  
o Provides PCI clock output  
o Four mailbox registers for messaging  
o VGA and ISA Enable registers for  
legacy operation  
PCI Express Transaction Layer  
(Packet Construction Logic)  
The PEX 8111 has a single parallel  
bus segment supporting the PCI v.3.0  
protocol, and a 32-bit wide parallel  
data path running up to 66MHz.  
PCI Express Data Link Layer  
PCI Express PHY Layer  
The device supports internal queues  
with flow control features to optimize  
throughput and traffic flow.  
j
PCI Express Link (1 lane, 2.5 GHz)  
Figure 1. PEX 8111 Block Diagram  

与PEX8111-BB66BC相关器件

型号 品牌 获取价格 描述 数据表
PEX8111-BB66BCF PLX

获取价格

PCI Express to PCI Bridge
PEX8111-BB66FBC PLX

获取价格

PCI Express to PCI Bridge
PEX8111-BB66FBCF PLX

获取价格

PCI Express to PCI Bridge
PEX8111RDK-F PLX

获取价格

PCI Express to PCI Bridge
PEX8111RDK-R PLX

获取价格

PCI Express to PCI Bridge
PEX8112 PLX

获取价格

ExpressLane™ PCI Express to PCI Bridge
PEX8112-AA66BI PLX

获取价格

Bus Controller, CMOS, PBGA144
PEX8112-AA66BIF PLX

获取价格

ExpressLane™ PCI Express to PCI Bridge
PEX8112-AA66FBIF PLX

获取价格

ExpressLane™ PCI Express to PCI Bridge
PEX8112RDK-F PLX

获取价格

ExpressLane™ PCI Express to PCI Bridge