是否Rohs认证: | 不符合 | 生命周期: | Obsolete |
包装说明: | SOP, SOP8,.25 | Reach Compliance Code: | unknown |
风险等级: | 5.92 | JESD-30 代码: | R-PDSO-G8 |
JESD-609代码: | e0 | 端子数量: | 8 |
最高工作温度: | 70 °C | 最低工作温度: | |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | SOP |
封装等效代码: | SOP8,.25 | 封装形状: | RECTANGULAR |
封装形式: | SMALL OUTLINE | 电源: | 5 V |
子类别: | PLL or Frequency Synthesis Circuits | 标称供电电压 (Vsup): | 5 V |
表面贴装: | YES | 技术: | BIPOLAR |
温度等级: | COMMERCIAL | 端子面层: | Tin/Lead (Sn/Pb) |
端子形式: | GULL WING | 端子节距: | 1.27 mm |
端子位置: | DUAL | Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
NE567D-T | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, PDSO8, | |
NE567D-T | NXP |
获取价格 |
IC PHASE LOCKED LOOP, PDSO8, PLL or Frequency Synthesis Circuit | |
NE567F | NXP |
获取价格 |
Tone decoder/phase-locked loop | |
NE567F-A | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP14 | |
NE567FE | NXP |
获取价格 |
IC PHASE LOCKED LOOP, CDIP8, 0.300 INCH, CERDIP-8, PLL or Frequency Synthesis Circuit | |
NE567FESIIA | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP8 | |
NE567FESIIB | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, CDIP8 | |
NE567N | NXP |
获取价格 |
Tone decoder/phase-locked loop | |
NE567N-B | PHILIPS |
获取价格 |
PLL/Frequency Synthesis Circuit, BIPolar, PDIP8 | |
NE567T | NXP |
获取价格 |
IC TELECOM, TONE DECODER CIRCUIT, MBCY8, Telecom Signaling Circuit |