5秒后页面跳转
MT9161BE PDF预览

MT9161BE

更新时间: 2024-01-23 19:58:48
品牌 Logo 应用领域
加拿大卓联 - ZARLINK 解码器编解码器电信集成电路电信电路光电二极管PC
页数 文件大小 规格书
30页 423K
描述
5 Volt Multi-Featured Codec (MFC)

MT9161BE 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:SOP, SOP24,.4Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.85
其他特性:HALF DUPLEX压伸定律:A/MU-LAW
滤波器:YES最大增益公差:0.2 dB
JESD-30 代码:R-PDSO-G24JESD-609代码:e0
长度:15.4 mm线性编码:NOT AVAILABLE
湿度敏感等级:1功能数量:1
端子数量:24工作模式:SYNCHRONOUS/ASYNCHRONOUS
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP24,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):240
电源:5 V认证状态:Not Qualified
座面最大高度:2.65 mm子类别:Codecs
标称供电电压:5 V表面贴装:YES
技术:CMOS电信集成电路类型:PROGRAMMABLE CODEC
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:7.5 mmBase Number Matches:1

MT9161BE 数据手册

 浏览型号MT9161BE的Datasheet PDF文件第5页浏览型号MT9161BE的Datasheet PDF文件第6页浏览型号MT9161BE的Datasheet PDF文件第7页浏览型号MT9161BE的Datasheet PDF文件第9页浏览型号MT9161BE的Datasheet PDF文件第10页浏览型号MT9161BE的Datasheet PDF文件第11页 
MT9160B/61B  
Advance Information  
DEN:  
An interrupt output is provided (IRQ) to synchronize  
microprocessor access to the D-Channel register  
during valid ST-BUS periods only. IRQ will occur  
every fourth (eighth in 8 kb/s mode) ST-BUS frame at  
the beginning of the third (second in 8 kb/s mode)  
ST-BUS bit cell period. The interrupt will be removed  
following a microprocessor Read or Write of Address  
04 hex or upon encountering the following frames F0i  
input, whichever occurs first. To ensure D-Channel  
data integrity, microport read/write access to  
Address 04 hex must occur before the following  
frame pulse. See Figure 7b for timing.  
When 1, ST-BUS D-channel data (1 or 2 bits/frame  
depending on the state of the D8 bit) is shifted into/  
out of the D-channel (READ/WRITE) register.  
When 0, the receive D-channel data (READ) is still  
shifted into the proper register while the DSTo  
D-channel timeslot and IRQ outputs are tri-stated  
(default).  
D8:  
When 1, D-Channel data is shifted at the rate of 1 bit/  
frame (8 kb/s).  
8 kb/s operation expands the interrupt to every eight  
frames and processes data one-bit-per-frame.  
D-Channel register data is mapped according to  
Figure 7c.  
When 0, D-Channel data is shifted at the rate of 2  
bits/frame (16 kb/s default).  
Cen - C-Channel  
Channel 1 conveys the control/status information for  
16 kb/s D-Channel operation is the default mode  
which allows the microprocessor access to a full byte  
of D-Channel information every fourth ST-BUS  
frame. By arbitrarily assigning ST-BUS frame n as  
the Layer  
1
transceiver. C-Channel data is  
transferred MSB first on the ST-BUS by the  
MT9160B/61B. The full 64 kb/s bandwidth is  
available and is assigned according to which  
transceiver is being used. Consult the data sheet for  
the selected transceiver for its C-Channel bit  
definitions and order of bit transfer.  
the  
reference  
frame,  
during  
which  
the  
microprocessor D-Channel read and write operations  
are performed, then:  
(a) A microport read of address 04 hex will result in a  
byte of data being extracted which is composed of  
four di-bits (designated by roman numerals I,II,III,IV).  
These di-bits are composed of the two D-Channel  
bits received during each of frames n, n-1, n-2 and  
n-3. Referring to Fig. 7a: di-bit I is mapped from  
frame n-3, di-bit II is mapped from frame n-2, di-bit III  
is mapped from frame n-1 and di-bit IV is mapped  
from frame n.  
When CEN is high, data written to the C-Channel  
register (address 05h) is transmitted, most significant  
bit first, on DSTo. On power-up reset (PWRST) or  
software reset (Rst, address 03h) all C-Channel bits  
default to logic high. Receive C-Channel data (DSTi)  
is always routed to the read register regardless of  
this control bit's logic state.  
The D-Channel read register is not preset to any  
particular value on power-up (PWRST) or software  
reset (RST).  
When low, data transmission is halted and this  
timeslot is tri-stated on DSTo.  
B1-Channel and B2-Channel  
Channels 2 and 3 are the B1 and B2 channels,  
respectively. B-channel PCM associated with the  
Filter/Codec and transducer audio paths is selected  
on an independent basis for the transmit and receive  
paths. TxBSel and RxBSel (Control Register 1,  
address 03h) are used for this purpose.  
(b) A microport write to Address 04 hex will result in  
a byte of data being loaded which is composed of  
four di-bits (designated by roman numerals I, II, III,  
IV). These di-bits are destined for the two D-Channel  
bits transmitted during each of frames n+1, n+2, n+3,  
n+4. Referring to Fig. 7a: di-bit I is mapped to frame  
n+1, di-bit II is mapped to frame n+2, di bit III is  
mapped to frame n+3 and di bit IV is mapped to  
frame n+4.  
If no valid transmit path has been selected then the  
timeslot output on DSTo is tri-stated (see PDFDI and  
PDDR control bits, Control Register 1 address 03h).  
If no new data is written to address 04 hex, the  
current D-channel register contents will be  
continuously re-transmitted. The D-Channel write  
register is preset to all ones on power-up (PWRST)  
or software reset (RST).  
86  

与MT9161BE相关器件

型号 品牌 描述 获取价格 数据表
MT9161BN MITEL ISO2-CMOS 5 Volt Multi-Featured Codec (MFC)

获取价格

MT9161BN ZARLINK 5 Volt Multi-Featured Codec (MFC)

获取价格

MT9161BS ZARLINK 5 Volt Multi-Featured Codec (MFC)

获取价格

MT9161BS MITEL ISO2-CMOS 5 Volt Multi-Featured Codec (MFC)

获取价格

MT9162 MITEL ISO2-CMOS 5 Volt Single Rail Codec

获取价格

MT9162 ZARLINK 5 Volt Single Rail Codec

获取价格