5秒后页面跳转
IDT70V7288S_07 PDF预览

IDT70V7288S_07

更新时间: 2024-10-29 11:16:31
品牌 Logo 应用领域
艾迪悌 - IDT 静态存储器
页数 文件大小 规格书
16页 128K
描述
HIGH-SPEED 3.3V 32K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS

IDT70V7288S_07 数据手册

 浏览型号IDT70V7288S_07的Datasheet PDF文件第2页浏览型号IDT70V7288S_07的Datasheet PDF文件第3页浏览型号IDT70V7288S_07的Datasheet PDF文件第4页浏览型号IDT70V7288S_07的Datasheet PDF文件第5页浏览型号IDT70V7288S_07的Datasheet PDF文件第6页浏览型号IDT70V7288S_07的Datasheet PDF文件第7页 
HIGH-SPEED 3.3V  
IDT70V7288S/L  
64K x 16 BANK-SWITCHABLE  
DUAL-PORTED SRAM WITH  
EXTERNAL BANK SELECTS  
Features  
64K x 16 Bank-Switchable Dual-Ported SRAM Architecture  
– Four independent 16K x 16 banks  
Interrupt flags with programmable masking  
Dual Chip Enables allow for depth expansion without  
external logic  
UB and LB are available for x8 or x16 bus matching  
LVTTL-compatible, single 3.3V (±5%) power supply  
Available in a 100-pin Thin Quad Flatpack (14mm x 14mm)  
Industrial temperature range (-40°C to +85°C) is available  
for selected speeds  
– 1 Megabit of memory on chip  
Fast asynchronous address-to-data access time: 15ns  
User-controlled input pins included for bank selects  
Independentportcontrols withasynchronous address &data  
busses  
Four 16-bit mailboxes available to each port for inter-  
processor communications; interrupt option  
Functional Block Diagram  
MUX  
R/W  
CE0L  
CE1L  
L
R/W  
CE0R  
CE1R  
R
16Kx16  
MEMORY  
ARRAY  
CONTROL  
LOGIC  
CONTROL  
LOGIC  
UB  
LB  
OE  
L
L
L
UB  
LB  
OE  
R
(BANK 0)  
R
R
MUX  
MUX  
I/O  
CONTROL  
I/O  
CONTROL  
I/O8L-15L  
I/O0L-7L  
I/O8R-15R  
I/O0R-7R  
16Kx16  
MEMORY  
ARRAY  
(BANK 1)  
A
13L  
A
A
13R  
(1)  
ADDRESS  
DECODE  
ADDRESS  
DECODE  
(1)  
A0L  
0R  
MUX  
BA1R  
BA0R  
BA1L  
BA0L  
BANK  
DECODE  
BANK  
DECODE  
MUX  
16Kx16  
MEMORY  
ARRAY  
(BANK 3)  
MUX  
(2)  
(2)  
BKSEL  
BKSEL  
3
0
BANK  
SELECT  
(1)  
(1)  
(1)  
(1)  
A
A
5R  
0R  
A
5L  
0L  
A
L
MAILBOX  
INTERRUPT  
LOGIC  
LB  
OE  
R/W  
CE  
R/UB  
R
LB  
/UB  
OE  
L
L
R
R
R/W  
L
R
CE  
L
MBSEL  
INTR  
R
MBSEL  
L
L
4077 drw 01  
INT  
NOTES:  
1. The first six address pins for each port serve dual functions. When MBSEL = VIH, the pins serve as memory address inputs. When MBSEL = VIL, the pins serve as mailbox  
address inputs.  
2. Each bank has an input pin assigned that allows the user to toggle the assignment of that bank between the two ports. Refer to Truth Table I for more details.  
JUNE 2000  
1
DSC-4077/6  
©2000IntegratedDeviceTechnology,Inc.  

与IDT70V7288S_07相关器件

型号 品牌 获取价格 描述 数据表
IDT70V7288S15PF IDT

获取价格

HIGH-SPEED 3.3V 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
IDT70V7288S15PFI IDT

获取价格

HIGH-SPEED 3.3V 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
IDT70V7288S20PF IDT

获取价格

HIGH-SPEED 3.3V 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
IDT70V7288S20PF8 IDT

获取价格

Dual-Port SRAM, 64KX16, 20ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
IDT70V7288S20PF9 IDT

获取价格

Dual-Port SRAM, 64KX16, 20ns, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
IDT70V7288S20PFI IDT

获取价格

HIGH-SPEED 3.3V 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
IDT70V7288S25PF IDT

获取价格

HIGH-SPEED 3.3V 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
IDT70V7288S25PFI IDT

获取价格

HIGH-SPEED 3.3V 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
IDT70V7319S IDT

获取价格

HIGH-SPEED 3.3V 256K x 18 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.
IDT70V7319S133BC IDT

获取价格

HIGH-SPEED 3.3V 256K x 18 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.