5秒后页面跳转
ICS511-DWFLF PDF预览

ICS511-DWFLF

更新时间: 2024-09-15 14:51:19
品牌 Logo 应用领域
艾迪悌 - IDT 时钟外围集成电路晶体
页数 文件大小 规格书
8页 161K
描述
Clock Generator, 200MHz, CMOS, DIE

ICS511-DWFLF 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:DIE
包装说明:DIEReach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.5其他特性:ALSO OPERATES AT 3.135V MINIMUM SUPPLY
JESD-30 代码:X-XUUC-NJESD-609代码:e3
最高工作温度:70 °C最低工作温度:
最大输出时钟频率:200 MHz封装主体材料:UNSPECIFIED
封装代码:DIE封装形状:UNSPECIFIED
封装形式:UNCASED CHIP峰值回流温度(摄氏度):NOT SPECIFIED
主时钟/晶体标称频率:50 MHz认证状态:Not Qualified
最大供电电压:5.25 V最小供电电压:4.75 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:MATTE TIN端子形式:NO LEAD
端子位置:UPPER处于峰值回流温度下的最长时间:NOT SPECIFIED
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHERBase Number Matches:1

ICS511-DWFLF 数据手册

 浏览型号ICS511-DWFLF的Datasheet PDF文件第2页浏览型号ICS511-DWFLF的Datasheet PDF文件第3页浏览型号ICS511-DWFLF的Datasheet PDF文件第4页浏览型号ICS511-DWFLF的Datasheet PDF文件第5页浏览型号ICS511-DWFLF的Datasheet PDF文件第6页浏览型号ICS511-DWFLF的Datasheet PDF文件第7页 
ICS511  
LOCOTM PLL CLOCK MULTIPLIER  
Description  
Features  
TM  
The ICS511 LOCO is the most cost effective way to  
generate a high quality, high frequency clock output  
from a lower frequency crystal or clock input. The name  
LOCO stands for Low Cost Oscillator, as it is designed  
to replace crystal oscillators in most electronic  
systems. Using Phase-Locked Loop (PLL) techniques,  
the device uses a standard fundamental mode,  
inexpensive crystal to produce output clocks up to 200  
MHz.  
Packaged as 8-pin SOIC or die  
Available in Pb (lead) free package  
Upgrade of popular ICS501 with:  
- changed multiplier table  
- faster operating frequencies  
- output duty cycle at VDD/2  
Zero ppm multiplication error  
Input crystal frequency of 5 - 27 MHz  
Input clock frequency of 2 - 50 MHz  
Output clock frequencies up to 200 MHz  
Extremely low jitter of 25 ps (one sigma)  
Compatible with all popular CPUs  
Duty cycle of 45/55 up to 200 MHz  
Mask option for nine selectable frequencies  
Operating voltage of 3.3 V or 5 V  
Tri-state output for board level testing  
Industrial temperature version available  
Advanced, low power CMOS process  
Stored in the chip’s ROM is the ability to generate nine  
different multiplication factors, allowing one chip to  
output many common frequencies (see table on page  
2).  
The device also has an output enable pin which  
tri-states the clock output when the OE pin is taken low.  
This product is intended for clock generation. It has low  
output jitter (variation in the output period), but input to  
output skew and jitter are not defined nor guaranteed.  
For applications which require defined input to output  
skew, use the ICS570B.  
Block Diagram  
VDD  
2
S1:0  
PLL Clock  
Multiplier  
Circuitry  
and ROM  
X1/ICLK  
CLK  
Crystal or  
Clock input  
Crystal  
Oscillator  
X2  
Optional crystal capacitors  
OE  
GND  
MDS 511 H  
1
Revision 022805  
Integrated Circuit Systems 525 Race Street, San Jose, CA 95126 tel (408) 297-1201 www.icst.com  

与ICS511-DWFLF相关器件

型号 品牌 获取价格 描述 数据表
ICS511M ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MI ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MILF ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MILF IDT

获取价格

Clock Generator, 160MHz, CMOS, PDSO8, 0.150 INCH, LEAD FREE, SOIC-8
ICS511MILFT ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MIT ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MLF ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MLFT ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS511MT ICSI

获取价格

LOCO PLL CLOCK MULTIPLIER
ICS512 ICSI

获取价格

LOCO⑩ PLL Clock Multiplier