5秒后页面跳转
CY7C1354B-166BZC PDF预览

CY7C1354B-166BZC

更新时间: 2024-09-16 22:20:15
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 存储内存集成电路静态存储器时钟
页数 文件大小 规格书
29页 475K
描述
9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture

CY7C1354B-166BZC 技术参数

是否Rohs认证:不符合生命周期:Obsolete
零件包装代码:BGA包装说明:TBGA, BGA165,11X15,40
针数:165Reach Compliance Code:unknown
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.73Is Samacsys:N
最长访问时间:3.5 ns其他特性:PIPELINED ARCHITECTURE
最大时钟频率 (fCLK):166 MHzI/O 类型:COMMON
JESD-30 代码:R-PBGA-B165JESD-609代码:e0
长度:15 mm内存密度:9437184 bit
内存集成电路类型:ZBT SRAM内存宽度:36
湿度敏感等级:3功能数量:1
端子数量:165字数:262144 words
字数代码:256000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:256KX36输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:TBGA
封装等效代码:BGA165,11X15,40封装形状:RECTANGULAR
封装形式:GRID ARRAY, THIN PROFILE并行/串行:PARALLEL
峰值回流温度(摄氏度):220电源:2.5/3.3,3.3 V
认证状态:Not Qualified座面最大高度:1.2 mm
最大待机电流:0.035 A最小待机电流:3.14 V
子类别:SRAMs最大压摆率:0.18 mA
最大供电电压 (Vsup):3.63 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:TIN LEAD端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:13 mm
Base Number Matches:1

CY7C1354B-166BZC 数据手册

 浏览型号CY7C1354B-166BZC的Datasheet PDF文件第2页浏览型号CY7C1354B-166BZC的Datasheet PDF文件第3页浏览型号CY7C1354B-166BZC的Datasheet PDF文件第4页浏览型号CY7C1354B-166BZC的Datasheet PDF文件第5页浏览型号CY7C1354B-166BZC的Datasheet PDF文件第6页浏览型号CY7C1354B-166BZC的Datasheet PDF文件第7页 
CY7C1354B  
CY7C1356B  
9-Mb (256K x 36/512K x 18) Pipelined SRAM  
with NoBL™ Architecture  
Features  
Functional Description  
• Pin-compatible and functionally equivalent to ZBT  
• Supports 225-MHz bus operations with zero wait states  
— Available speed grades are 225, 200, and 166 MHz  
The CY7C1354B and CY7C1356B are 3.3V, 256K x 36 and  
512K x 18 Synchronous pipelined burst SRAMs with No Bus  
Latency™ (NoBL) logic, respectively. They are designed to  
support unlimited true back-to-back Read/Write operations  
with no wait states. The CY7C1354B and CY7C1356B are  
equipped with the advanced (NoBL) logic required to enable  
consecutive Read/Write operations with data being trans-  
ferred on every clock cycle. This feature dramatically improves  
the throughput of data in systems that require frequent  
Write/Read transitions. The CY7C1354B and CY7C1356B are  
pin compatible and functionally equivalent to ZBT devices.  
All synchronous inputs pass through input registers controlled  
by the rising edge of the clock. All data outputs pass through  
output registers controlled by the rising edge of the clock. The  
clock input is qualified by the Clock Enable (CEN) signal,  
which when deasserted suspends operation and extends the  
previous clock cycle.  
Write operations are controlled by the Byte Write Selects  
(BWa–BWd for CY7C1354B and BWa–BWb for CY7C1356B)  
and a Write Enable (WE) input. All writes are conducted with  
on-chip synchronous self-timed write circuitry.  
Three synchronous Chip Enables (CE1, CE2, CE3) and an  
asynchronous Output Enable (OE) provide for easy bank  
selection and output three-state control. In order to avoid bus  
contention, the output drivers are synchronously three-stated  
during the data portion of a write sequence.  
• Internally self-timed output buffer control to eliminate  
the need to use asynchronous OE  
• Fully registered (inputs and outputs) for pipelined op-  
eration  
• Byte Write capability  
• Separate VDDQ for 3.3V or 2.5V I/O  
• Single 3.3V power supply  
• Fast clock-to-output times  
— 2.8 ns (for 225-MHz device)  
— 3.2ns (for 200-MHz device)  
— 3.5 ns (for 166-MHz device)  
• Clock Enable (CEN) pin to suspend operation  
• Synchronous self-timed writes  
• Available in 100 TQFP, 119 BGA, and 165 fBGA packag-  
es  
• IEEE 1149.1 JTAG Boundary Scan  
Burst capabilitylinear or interleaved burst order  
• “ZZ” Sleep Mode option and Stop Clock option  
Logic Block Diagram-CY7C1354B (256K x 36)  
ADDRESS  
REGISTER 0  
A0, A1, A  
A1  
A0  
A1'  
A0'  
D1  
D0  
Q1  
Q0  
BURST  
LOGIC  
MODE  
C
ADV/LD  
C
CLK  
CEN  
WRITE ADDRESS  
REGISTER 1  
WRITE ADDRESS  
REGISTER 2  
O
O
S
U
D
A
T
U
T
P
T
P
E
N
S
U
T
U
T
ADV/LD  
A
E
WRITE REGISTRY  
AND DATA COHERENCY  
CONTROL LOGIC  
R
E
G
I
MEMORY  
ARRAY  
B
U
F
S
T
E
E
R
I
DQs  
DQP  
DQP  
DQP  
DQP  
WRITE  
DRIVERS  
BW  
BW  
a
a
b
c
d
A
M
P
b
BW  
BW  
c
S
T
E
R
S
F
d
E
R
S
S
WE  
E
E
N
G
INPUT  
REGISTER 1  
INPUT  
REGISTER 0  
E
E
OE  
READ LOGIC  
CE1  
CE2  
CE3  
SLEEP  
CONTROL  
ZZ  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-05114 Rev. *C  
Revised June 16, 2004  

CY7C1354B-166BZC 替代型号

型号 品牌 替代类型 描述 数据表
CY7C1354C-166BZC CYPRESS

功能相似

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w

与CY7C1354B-166BZC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1354B-166BZI CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-200AC CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-200AI CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-200BGC CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-200BGI CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-200BZC CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-200BZI CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-225AC CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-225AI CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
CY7C1354B-225BGC CYPRESS

获取价格

9-Mb (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture