生命周期: | Active | 零件包装代码: | DIP |
包装说明: | DIP-14 | 针数: | 14 |
Reach Compliance Code: | not_compliant | ECCN代码: | EAR99 |
HTS代码: | 8542.39.00.01 | Factory Lead Time: | 6 weeks |
风险等级: | 5.58 | Is Samacsys: | N |
系列: | HC/UH | JESD-30 代码: | R-GDIP-T14 |
负载电容(CL): | 50 pF | 逻辑集成电路类型: | J-K FLIP-FLOP |
最大频率@ Nom-Sup: | 20000000 Hz | 最大I(ol): | 0.004 A |
位数: | 2 | 功能数量: | 2 |
端子数量: | 14 | 最高工作温度: | 125 °C |
最低工作温度: | -55 °C | 输出极性: | COMPLEMENTARY |
封装主体材料: | CERAMIC, GLASS-SEALED | 封装代码: | DIP |
封装等效代码: | DIP14,.3 | 封装形状: | RECTANGULAR |
封装形式: | IN-LINE | 包装方法: | TUBE |
峰值回流温度(摄氏度): | NOT SPECIFIED | 电源: | 2/6 V |
最大电源电流(ICC): | 0.08 mA | Prop。Delay @ Nom-Sup: | 48 ns |
传播延迟(tpd): | 240 ns | 认证状态: | Not Qualified |
座面最大高度: | 5.08 mm | 子类别: | FF/Latches |
最大供电电压 (Vsup): | 6 V | 最小供电电压 (Vsup): | 2 V |
标称供电电压 (Vsup): | 4.5 V | 表面贴装: | NO |
技术: | CMOS | 温度等级: | MILITARY |
端子形式: | THROUGH-HOLE | 端子节距: | 2.54 mm |
端子位置: | DUAL | 处于峰值回流温度下的最长时间: | NOT SPECIFIED |
触发器类型: | NEGATIVE EDGE | 宽度: | 7.62 mm |
最小 fmax: | 23 MHz | Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
CD54HC73F/3 | RENESAS |
获取价格 |
HC/UH SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14 | |
CD54HC73F/3A | RENESAS |
获取价格 |
IC HC/UH SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14, | |
CD54HC73F3A | TI |
获取价格 |
Dual J-K Flip-Flop with Reset Negative-Edge Trigger | |
CD54HC73F3A | RENESAS |
获取价格 |
IC,FLIP-FLOP,DUAL,J/K TYPE,HC-CMOS,DIP,14PIN,CERAMIC | |
CD54HC73H/3A | RENESAS |
获取价格 |
J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, | |
CD54HC73M | ETC |
获取价格 |
Logic IC | |
CD54HC74 | TI |
获取价格 |
Dual D Flip-Flop with Set and Reset Positive-Edge Trigger | |
CD54HC74E | ETC |
获取价格 |
Logic IC | |
CD54HC74EN | ETC |
获取价格 |
Logic IC | |
CD54HC74F | TI |
获取价格 |
Dual D Flip-Flop with Set and Reset Positive-Edge Trigger |