5秒后页面跳转
74LVC2G126GN/S500X PDF预览

74LVC2G126GN/S500X

更新时间: 2024-11-23 19:39:23
品牌 Logo 应用领域
恩智浦 - NXP 驱动光电二极管输出元件逻辑集成电路
页数 文件大小 规格书
22页 274K
描述
LVC/LCX/Z SERIES, DUAL 1-BIT DRIVER, TRUE OUTPUT, PDSO8

74LVC2G126GN/S500X 技术参数

生命周期:Transferred包装说明:SON,
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.57系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-N8长度:1.2 mm
逻辑集成电路类型:BUS DRIVER位数:1
功能数量:2端口数量:2
端子数量:8最高工作温度:125 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SON封装形状:RECTANGULAR
封装形式:SMALL OUTLINE传播延迟(tpd):12.3 ns
座面最大高度:0.35 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子形式:NO LEAD
端子节距:0.3 mm端子位置:DUAL
宽度:1 mmBase Number Matches:1

74LVC2G126GN/S500X 数据手册

 浏览型号74LVC2G126GN/S500X的Datasheet PDF文件第2页浏览型号74LVC2G126GN/S500X的Datasheet PDF文件第3页浏览型号74LVC2G126GN/S500X的Datasheet PDF文件第4页浏览型号74LVC2G126GN/S500X的Datasheet PDF文件第5页浏览型号74LVC2G126GN/S500X的Datasheet PDF文件第6页浏览型号74LVC2G126GN/S500X的Datasheet PDF文件第7页 
74LVC2G126  
Dual bus buffer/line driver; 3-state  
Rev. 12 — 8 April 2013  
Product data sheet  
1. General description  
The 74LVC2G126 is a dual non-inverting buffer/line driver with 3-state outputs. Each  
3-state output is controlled by an output enable input (pin nOE). A LOW-level at pin nOE  
causes the output to assume a high-impedance OFF-state. Schmitt trigger action at all  
inputs makes the circuit highly tolerant of slower input rise and fall times.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of the  
74LVC2G126 as a translator in a mixed 3.3 V and 5 V environment.  
It is fully specified for partial power-down applications using IOFF. The IOFF circuitry  
disables the output, preventing a damaging backflow current through the device when it is  
powered down.  
2. Features and benefits  
Wide supply voltage range from 1.65 V to 5.5 V  
5 V tolerant input/output for interfacing with 5 V logic  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8-B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V  
24 mA output drive (VCC = 3.0 V)  
CMOS low power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Inputs accept voltages up to 5 V  
Multiple package options  
Specified from 40 C to +85 C and 40 C to +125 C  

与74LVC2G126GN/S500X相关器件

型号 品牌 获取价格 描述 数据表
74LVC2G126GS NXP

获取价格

Dual bus buffer/line driver; 3-state
74LVC2G126GS NEXPERIA

获取价格

Dual bus buffer/line driver; 3-stateProduction
74LVC2G126GT PHILIPS

获取价格

Bus Driver, 1-Func, 2-Bit, True Output, CMOS, PDSO8
74LVC2G126GT NEXPERIA

获取价格

Dual bus buffer/line driver; 3-stateProduction
74LVC2G126GT NXP

获取价格

Dual bus buffer/line driver; 3-state
74LVC2G126GT,115 NXP

获取价格

74LVC2G126 - Dual bus buffer/line driver; 3-state SON 8-Pin
74LVC2G126GT/S500 NXP

获取价格

Bus Driver, LVC/LCX/Z Series, 2-Func, 1-Bit, True Output, CMOS, PDSO8
74LVC2G126GT-G NXP

获取价格

LVC/LCX/Z SERIES, DUAL 1-BIT DRIVER, TRUE OUTPUT, PDSO8, 1 X 1.95 MM, 0.50 MM HEIGHT, PLAS
74LVC2G126HD4-7 DIODES

获取价格

Bus Driver, LVC/LCX/Z Series, 2-Func, 1-Bit, True Output, CMOS, PDSO8, X2-DFN2010-8
74LVC2G126-Q100 NEXPERIA

获取价格

Bus buffer/line driver; 3-state