74LVC08APW-Q100,11 PDF预览

74LVC08APW-Q100,11

更新时间: 2025-09-23 19:32:03
品牌 Logo 应用领域
安世 - NEXPERIA /
页数 文件大小 规格书
12页 215K
描述
最小工作电压(V):1.2V;最大工作电压(V):3.6V;类型:与门;功能单元数:4;输入通道数:2;元器件封装:14-TSSOP;

74LVC08APW-Q100,11 技术参数

生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP,针数:14
Reach Compliance Code:compliant风险等级:0.75
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G14
JESD-609代码:e4长度:5 mm
逻辑集成电路类型:AND GATE湿度敏感等级:1
功能数量:4输入次数:2
端子数量:14最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH传播延迟(tpd):10.4 ns
筛选级别:AEC-Q100座面最大高度:1.1 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
宽度:4.4 mmBase Number Matches:1

74LVC08APW-Q100,11 数据手册

 浏览型号74LVC08APW-Q100,11的Datasheet PDF文件第2页浏览型号74LVC08APW-Q100,11的Datasheet PDF文件第3页浏览型号74LVC08APW-Q100,11的Datasheet PDF文件第4页浏览型号74LVC08APW-Q100,11的Datasheet PDF文件第5页浏览型号74LVC08APW-Q100,11的Datasheet PDF文件第6页浏览型号74LVC08APW-Q100,11的Datasheet PDF文件第7页 
74LVC08A-Q100  
Quad 2-input AND gate  
Rev. 3 — 2 April 2020  
Product data sheet  
1. General description  
The 74LVC08A-Q100 provides four 2-input AND gates.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices  
as translators in mixed 3.3 V and 5 V applications.  
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100  
(Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from -40 °C to +85 °C and from -40 °C to +125 °C  
5 V tolerant inputs for interfacing with 5 V logic  
Wide supply voltage range from 1.2 V to 3.6 V  
CMOS low power consumption  
Direct interface with TTL levels  
Complies with JEDEC standard:  
JESD8-7A (1.65 V to 1.95 V)  
JESD8-5A (2.3 V to 2.7 V)  
JESD8-C/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)  
Multiple package options  
DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of  
solder joints  
3. Ordering information  
Table 1. Ordering information  
Type number  
Package  
Temperature range Name  
Description  
Version  
74LVC08AD-Q100  
-40 °C to +125 °C  
SO14  
plastic small outline package; 14 leads;  
body width 3.9 mm  
SOT108-1  
74LVC08APW-Q100 -40 °C to +125 °C  
74LVC08ABQ-Q100 -40 °C to +125 °C  
TSSOP14  
plastic thin shrink small outline package; 14 leads; SOT402-1  
body width 4.4 mm  
DHVQFN14 plastic dual in-line compatible thermal enhanced  
very thin quad flat package; no leads; 14 terminals;  
body 2.5 × 3 × 0.85 mm  
SOT762-1  
 
 
 

74LVC08APW-Q100,11 替代型号

型号 品牌 替代类型 描述 数据表
74LVC08APW NEXPERIA

功能相似

Quad 2-input AND gateProduction

与74LVC08APW-Q100,11相关器件

型号 品牌 获取价格 描述 数据表
74LVC08APW-T ETC

获取价格

Quad 2-input AND Gate
74LVC08APWDH NXP

获取价格

Quad 2-input AND gate
74LVC08APWDH-T NXP

获取价格

IC LVC/LCX/Z SERIES, QUAD 2-INPUT AND GATE, PDSO14, Gate
74LVC08AS14 DIODES

获取价格

QUADRUPLE 2-INPUT AND GATES
74LVC08AS14-13 DIODES

获取价格

QUADRUPLE 2-INPUT AND GATES
74LVC08AT14 DIODES

获取价格

QUADRUPLE 2-INPUT AND GATES
74LVC08AT14-13 DIODES

获取价格

QUADRUPLE 2-INPUT AND GATES
74LVC08ATTR STMICROELECTRONICS

获取价格

LOW VOLTAGE CMOS QUAD 2-INPUT AND GATE HIGH PERFORMANCE
74LVC08ATTR-LF STMICROELECTRONICS

获取价格

暂无描述
74LVC08A_04 STMICROELECTRONICS

获取价格

LOW VOLTAGE CMOS QUAD 2-INPUT AND GATE HIGH PERFORMANCE