5秒后页面跳转
74LV132BQ-Q100 PDF预览

74LV132BQ-Q100

更新时间: 2024-01-21 11:21:15
品牌 Logo 应用领域
安世 - NEXPERIA 逻辑集成电路
页数 文件大小 规格书
16页 717K
描述
Quad 2-input NAND Schmitt trigger

74LV132BQ-Q100 技术参数

生命周期:Active零件包装代码:QFN
包装说明:DHVQFN-14针数:14
Reach Compliance Code:compliant风险等级:5.75
系列:LV/LV-A/LVX/HJESD-30 代码:R-PQCC-N14
长度:3 mm逻辑集成电路类型:NAND GATE
湿度敏感等级:1功能数量:4
输入次数:2端子数量:14
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:VQCCN
封装形状:RECTANGULAR封装形式:CHIP CARRIER, VERY THIN PROFILE
峰值回流温度(摄氏度):260传播延迟(tpd):43 ns
筛选级别:AEC-Q100座面最大高度:1 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:2.5 mmBase Number Matches:1

74LV132BQ-Q100 数据手册

 浏览型号74LV132BQ-Q100的Datasheet PDF文件第2页浏览型号74LV132BQ-Q100的Datasheet PDF文件第3页浏览型号74LV132BQ-Q100的Datasheet PDF文件第4页浏览型号74LV132BQ-Q100的Datasheet PDF文件第5页浏览型号74LV132BQ-Q100的Datasheet PDF文件第6页浏览型号74LV132BQ-Q100的Datasheet PDF文件第7页 
74LV132-Q100  
Quad 2-input NAND Schmitt trigger  
Rev. 1 — 11 November 2013  
Product data sheet  
1. General description  
The 74LV132-Q100 is a low-voltage Si-gate CMOS device that is pin and function  
compatible with 74HC132-Q100 and 74HCT132-Q100.  
The 74LV132-Q100 contains four 2-input NAND gates which accept standard input  
signals. These gates are capable of transforming slowly changing input signals into  
sharply defined, jitter-free output signals.  
The gate switches at different points for positive and negative-going signals. The  
difference between the positive voltage VT+ and the negative voltage VTis defined as the  
input hysteresis voltage VH.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide operating voltage: 1.0 V to 5.5 V  
Optimized for low voltage applications: 1.0 V to 3.6 V  
Accepts TTL input levels between VCC = 2.7 V and VCC = 3.6 V  
Typical output ground bounce < 0.8 V at VCC = 3.3 V and Tamb = 25 C  
Typical HIGH-level output voltage (VOH) undershoot: > 2 V at VCC = 3.3 V and  
Tamb = 25 C  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
Multiple package options  
3. Applications  
Wave and pulse shapers for highly noisy environments  
Astable multivibrators  
Monostable multivibrators  

与74LV132BQ-Q100相关器件

型号 品牌 获取价格 描述 数据表
74LV132D NXP

获取价格

Quad 2-input NAND Schmitt-trigger
74LV132D NEXPERIA

获取价格

Quad 2-input NAND Schmitt triggerProduction
74LV132D,112 NXP

获取价格

74LV132 - Quad 2-input NAND Schmitt trigger SOIC 14-Pin
74LV132D,132 NXP

获取价格

NAND Gate, LV/LV-A/LVX/H Series, 4-Func, 2-Input, CMOS, PDSO14
74LV132D/C,118 NXP

获取价格

Quad 2-input NAND Schmitt trigger, SOT108-1 Package, Standard Marking, Reel Pack, SMD, 13&
74LV132DB NXP

获取价格

Quad 2-input NAND Schmitt-trigger
74LV132DB,112 NXP

获取价格

74LV132 - Quad 2-input NAND Schmitt trigger SSOP1 14-Pin
74LV132DB,118 NXP

获取价格

74LV132 - Quad 2-input NAND Schmitt trigger SSOP1 14-Pin
74LV132DB-T NXP

获取价格

IC LV/LV-A/LVX/H SERIES, QUAD 2-INPUT NAND GATE, PDSO14, 5.30 MM, PLASTIC, MO-150, SOT337-
74LV132D-Q100 NEXPERIA

获取价格

Quad 2-input NAND Schmitt trigger