5秒后页面跳转
71V2556XS100BGG8 PDF预览

71V2556XS100BGG8

更新时间: 2024-09-16 00:21:43
品牌 Logo 应用领域
艾迪悌 - IDT 时钟静态存储器内存集成电路
页数 文件大小 规格书
25页 293K
描述
3.3V Synchronous ZBT SRAMs

71V2556XS100BGG8 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:BGA
包装说明:BGA, BGA119,7X17,50针数:119
Reach Compliance Code:compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.24
最长访问时间:5 ns其他特性:PIPELINED ARCHITECTURE
最大时钟频率 (fCLK):100 MHzI/O 类型:COMMON
JESD-30 代码:R-PBGA-B119JESD-609代码:e1
长度:22 mm内存密度:4718592 bit
内存集成电路类型:ZBT SRAM内存宽度:36
湿度敏感等级:3功能数量:1
端子数量:119字数:131072 words
字数代码:128000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:128KX36输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:BGA
封装等效代码:BGA119,7X17,50封装形状:RECTANGULAR
封装形式:GRID ARRAY并行/串行:PARALLEL
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not Qualified座面最大高度:2.36 mm
最大待机电流:0.04 A最小待机电流:3.14 V
子类别:SRAMs最大压摆率:0.25 mA
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Silver/Copper (Sn/Ag/Cu)端子形式:BALL
端子节距:1.27 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:30宽度:14 mm
Base Number Matches:1

71V2556XS100BGG8 数据手册

 浏览型号71V2556XS100BGG8的Datasheet PDF文件第2页浏览型号71V2556XS100BGG8的Datasheet PDF文件第3页浏览型号71V2556XS100BGG8的Datasheet PDF文件第4页浏览型号71V2556XS100BGG8的Datasheet PDF文件第5页浏览型号71V2556XS100BGG8的Datasheet PDF文件第6页浏览型号71V2556XS100BGG8的Datasheet PDF文件第7页 
IDT71V2556S/XS  
128K x 36  
IDT71V2556SA/XSA  
3.3V Synchronous ZBT™ SRAMs  
2.5V I/O, Burst Counter  
Pipelined Outputs  
AddressandcontrolsignalsareappliedtotheSRAMduringoneclock  
cycle, andtwocycleslatertheassociateddatacycleoccurs, beitread  
or write.  
Features  
128K x 36 memory configurations  
Supports high performance system speed - 166 MHz  
The IDT71V2556 contains data I/O, address and control signal  
registers.Outputenableistheonlyasynchronoussignalandcanbeused  
todisabletheoutputsatanygiventime.  
AClockEnable(CEN)pinallowsoperationoftheIDT71V2556tobe  
suspended as long as necessary. All synchronous inputs are ignored  
when(CEN)ishighandtheinternaldeviceregisterswillholdtheirprevious  
values.  
(3.5 ns Clock-to-Data Access)  
ZBTTM Feature - No dead cycles between write and read  
cycles  
Internally synchronized output buffer enable eliminates the  
need to control OE  
Single R/W (READ/WRITE) control pin  
Positive clock-edge triggered address, data, and control  
Therearethreechipenablepins(CE1,CE2,CE2)thatallowtheuser  
to deselect the device when desired. If any one of these three are not  
assertedwhenADV/LDislow,nonewmemoryoperationcanbeinitiated.  
However,anypendingdatatransfers(readsorwrites)willbecompleted.  
Thedatabuswilltri-statetwocyclesafterchipisdeselectedorawriteis  
initiated.  
signal registers for fully pipelined applications  
4-word burst capability (interleaved or linear)  
Individual byte write (BW1 - BW4) control (May tie active)  
Three chip enables for simple depth expansion  
3.3V power supply (±5%), 2.5V I/O Supply (VDDQ)  
Optional - Boundary Scan JTAG Interface (IEEE 1149.1  
TheIDT71V2556hasanon-chipburstcounter.Intheburstmode,the  
IDT71V2556 can provide four cycles of data for a single address  
presentedtotheSRAM.Theorderoftheburstsequenceisdefinedbythe  
LBOinputpin.TheLBOpinselectsbetweenlinearandinterleavedburst  
sequence. The ADV/LD signal is used to load a new external address  
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =  
HIGH).  
TheIDT71V2556SRAMsutilizeIDT's latesthigh-performanceCMOS  
processandarepackagedinaJEDECstandard14mmx20mm100-pin  
thinplasticquadflatpack(TQFP)aswellasa119ballgridarray(BGA).  
complaint)  
Packaged in a JEDEC standard 100-pin plastic thin quad  
flatpack (TQFP) and 119 ball grid array (BGA)  
Description  
TheIDT71V2556 isa3.3Vhigh-speed4,718,592-bit(4.5Megabit)  
synchronous SRAM. It is designed to eliminate dead bus cycles when  
turning the bus around between reads and writes, or writes and reads.  
Thus, theyhavebeengiventhenameZBTTM, orZeroBusTurnaround.  
PinDescriptionSummary  
A0-A16  
Address Inputs  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Output  
Input  
Input  
I/O  
Synchronous  
Synchronous  
Asynchronous  
Synchronous  
Synchronous  
Synchronous  
N/A  
Chip Enables  
CE , CE  
1
2
, CE  
2
Output Enable  
OE  
R/W  
Read/Write Signal  
Clock Enable  
CEN  
Individual Byte Write Selects  
Clock  
BW  
1
, BW  
2
, BW  
3
, BW  
4
CLK  
ADV/LD  
LBO  
TMS  
TDI  
Advance burst address / Load new address  
Linear / Interleaved Burst Order  
Test Mode Select  
Test Data Input  
Synchronous  
Static  
Synchronous  
Synchronous  
N/A  
TCK  
TDO  
TRST  
ZZ  
Test Clock  
Test Data Output  
Synchronous  
Asynchronous  
Synchronous  
Synchronous  
Static  
JTAG Reset (Optional)  
Sleep Mode  
I/O  
0
-I/O31, I/OP1-I/OP4  
DD, VDDQ  
SS  
Data Input / Output  
Core Power, I/O Power  
Ground  
V
Supply  
Supply  
V
Static  
4875 tbl 01  
APRIL 2011  
1
©2011IntegratedDeviceTechnology,Inc.  
DSC-4875/12  

与71V2556XS100BGG8相关器件

型号 品牌 获取价格 描述 数据表
71V2556XS100BGGI IDT

获取价格

3.3V Synchronous ZBT SRAMs
71V2556XS100BGGI8 IDT

获取价格

3.3V Synchronous ZBT SRAMs
71V2556XS100BQG IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165, 15 X 13 MM, ROHS COMPLIANT, FBGA-165
71V2556XS100BQG8 IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165
71V2556XS100BQGI IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165, 15 X 13 MM, ROHS COMPLIANT, FBGA-165
71V2556XS100BQGI8 IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165
71V2556XS100BQI IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PBGA165, 13 X 15 MM, FPBGA-165
71V2556XS100PFG IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PQFP100, 14 X 20 MM, GREEN, PLASTIC, TQFP-100
71V2556XS100PFG8 IDT

获取价格

ZBT SRAM, 128KX36, 5ns, CMOS, PQFP100, 14 X 20 MM, GREEN, PLASTIC, TQFP-100
71V2556XS100PFGI IDT

获取价格

3.3V Synchronous ZBT SRAMs