5秒后页面跳转
PI6CV857BA PDF预览

PI6CV857BA

更新时间: 2024-11-29 19:07:47
品牌 Logo 应用领域
百利通 - PERICOM 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
9页 177K
描述
PLL Based Clock Driver, 6C Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 0.240 INCH, TSSOP-48

PI6CV857BA 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:TSSOP, TSSOP48,.3,20
针数:48Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.25系列:6C
输入调节:DIFFERENTIALJESD-30 代码:R-PDSO-G48
JESD-609代码:e0长度:12.5 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER最大I(ol):0.012 A
功能数量:1反相输出次数:
端子数量:48实输出次数:10
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP48,.3,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:2.5 V
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.075 ns
座面最大高度:1.2 mm子类别:Clock Drivers
最大供电电压 (Vsup):2.7 V最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:6.1 mm最小 fmax:200 MHz
Base Number Matches:1

PI6CV857BA 数据手册

 浏览型号PI6CV857BA的Datasheet PDF文件第2页浏览型号PI6CV857BA的Datasheet PDF文件第3页浏览型号PI6CV857BA的Datasheet PDF文件第4页浏览型号PI6CV857BA的Datasheet PDF文件第5页浏览型号PI6CV857BA的Datasheet PDF文件第6页浏览型号PI6CV857BA的Datasheet PDF文件第7页 
PI6CV857B  
1:10 PLL Clock Driver for  
2.5V DDR-SDRAM Memory  
ProductFeatures  
ProductDescription  
• Operating Frequency up to 200 MHz and exceeds PC2700  
RDIMMspecification  
PI6CV857BPLLclockdeviceisdevelopedforregisteredDDRDIMM  
applicationsThisPLLClockBufferisdesignedfor2.5V and2.5V  
DDQ  
• Distributes one differential clock input pair to ten differential  
AV  
operation and differential data input and output levels.  
DD  
clock output pairs.  
The device is a zero delay buffer that distributes a differential clock  
inputpair(CLK,CLK)totendifferentialpairsofclockoutputs(Y[0:9],  
Y[0:9]) and one differential pair feedback clock outputs  
(FBOUT,FBOUT) . The clock outputs are controlled by the input  
clocks (CLK, CLK), the feedback clocks (FBIN,FBIN), the 2.5V  
• Inputs(CLK,CLK)and(FBIN,FBIN): SSTL_2  
• Input PWRDWN: LVCMOS  
• Outputs (Yx,Yx),(FBOUT,FBOUT): SSTL_2  
• Externalfeedbackpins(FBIN,FBIN)areusedto  
LVCMOSinput(PWRDWN)andtheAnalogPowerinput(AV ).  
DD  
synchronize the outputs to the clock input.  
When input PWRDWN is low while power is applied, the input  
• Operates at AV = 2.5V for core circuit and internal PLL,  
DD  
receiversaredisabled,thePLListurnedoffandthedifferentialclock  
and V  
= 2.5V for differential output drivers  
DDQ  
outputs are 3-stated. When the AV is strapped low, the PLL is  
DD  
• Packages(Pb-freeandGreenavailable):  
-48-pinTSSOP  
turned off and bypassed for test purposes.  
When the input frequency falls below a suggested detection fre-  
quency that is below the operating frequency of the PLL, the device  
willenteralowpowermode.Aninputfrequencydetectioncircuitwill  
detectthelowfrequencyconditionandperformthesamelowpower  
features as when the PWRDWN input is low.  
ThePLLinthePI6CV857Bclockdriverusestheinputclocks(CLK,  
CLK)andthefeedbackclocks(FBIN,FBIN)toprovidehigh-perfor-  
mance,low-skew,low-jitteroutputdifferentialclocks(Y[0:9],Y[0:9]).  
ThePI6CV857BisalsoabletotrackSpreadSpectrumClockingfor  
reducedEMI.  
BlockDiagram  
PinConfigurations: 48-pinTSSOP(packagecodeA)  
Y0  
Y0  
Y1  
1
2
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
GND  
Y0  
GND  
Y5  
Y5  
V
CLK  
CLK  
Y1  
Y2  
3
4
Y0  
PLL  
V
FBIN  
D D Q  
Y1  
D D Q  
Y2  
Y3  
5
6
Y6  
FBIN  
Y1  
Y6  
GND  
7
GND  
GND  
Y2  
Y3  
Y4  
8
9
GND  
Y7  
Y7  
V
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
Y4  
Y5  
Y2  
V
V
D D Q  
D D Q  
D D Q  
CLK  
CLK  
D D Q  
P W R DW N  
FBIN  
Y5  
Y6  
FBIN  
Powerdown  
PWRDWN  
V
V
D D Q  
Y6  
Y7  
and Test  
AV  
AV  
FBOUT  
FBOUT  
D D  
DD  
Logic  
AGND  
GND  
Y3  
Y7  
Y8  
GND  
Y8  
Y8  
Y3  
Y8  
Y9  
V
V
D D Q  
D D Q  
Y4  
Y4  
Y9  
Y9  
Y9  
GND  
GND  
FBOUT  
FBOUT  
PS8639B  
10/29/03  
1

与PI6CV857BA相关器件

型号 品牌 获取价格 描述 数据表
PI6CV857BAE PERICOM

获取价格

暂无描述
PI6CV857BAEX PERICOM

获取价格

PLL Based Clock Driver, 6C Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 0.240
PI6CV857BAI PERICOM

获取价格

PLL Based Clock Driver, 6C Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PDSO48,
PI6CV857BAIE PERICOM

获取价格

PLL Based Clock Driver, 6C Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 0.240
PI6CV857L PERICOM

获取价格

PLL Clock Driver for 2.5V DDR-SDRAM Memory
PI6CV857LA PERICOM

获取价格

PLL Clock Driver for 2.5V DDR-SDRAM Memory
PI6CV857LAE PERICOM

获取价格

暂无描述
PI6CV857LAEX PERICOM

获取价格

PLL Based Clock Driver, 6C Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 0.240
PI6CV857LAX PERICOM

获取价格

PLL Based Clock Driver, 6C Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 0.240
PI6CV857LK PERICOM

获取价格

暂无描述