5秒后页面跳转
NL17SH17P5T5G PDF预览

NL17SH17P5T5G

更新时间: 2024-01-17 01:47:15
品牌 Logo 应用领域
安森美 - ONSEMI 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
5页 102K
描述
Single Schmitt-Trigger Inverter

NL17SH17P5T5G 技术参数

是否无铅: 不含铅生命周期:Active
零件包装代码:SOT包装说明:VSOF, FL6,.03,14
针数:5Reach Compliance Code:compliant
HTS代码:8542.39.00.01Factory Lead Time:2 weeks
风险等级:1.57系列:17SH
JESD-30 代码:R-PDSO-F5JESD-609代码:e3
长度:1 mm负载电容(CL):50 pF
逻辑集成电路类型:BUFFER最大I(ol):0.004 A
湿度敏感等级:1功能数量:1
输入次数:1端子数量:5
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:PLASTIC/EPOXY封装代码:VSOF
封装等效代码:FL6,.03,14封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, VERY THIN PROFILE包装方法:TAPE AND REEL
电源:1.8/5 VProp。Delay @ Nom-Sup:20.5 ns
传播延迟(tpd):20.5 ns认证状态:Not Qualified
施密特触发器:YES座面最大高度:0.4 mm
子类别:Gates最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Tin (Sn)
端子形式:FLAT端子节距:0.35 mm
端子位置:DUAL宽度:0.8 mm
Base Number Matches:1

NL17SH17P5T5G 数据手册

 浏览型号NL17SH17P5T5G的Datasheet PDF文件第2页浏览型号NL17SH17P5T5G的Datasheet PDF文件第3页浏览型号NL17SH17P5T5G的Datasheet PDF文件第4页浏览型号NL17SH17P5T5G的Datasheet PDF文件第5页 
NL17SH17  
Single Schmitt-Trigger  
Buffer  
The NL17SH17 is a single gate CMOS Schmitttrigger  
noninverting buffer fabricated with silicon gate CMOS technology.  
The internal circuit is composed of three stages, including a buffer  
output which provides high noise immunity and stable output. The  
NL17SH17 input structure provides protection when voltages up to 7  
V are applied, regardless of the supply voltage. This allows the  
NL17SH17 to be used to interface 5 V circuits to 3 V circuits.  
The NL17SH17 can be used to enhance noise immunity or to square  
up slowly changing waveforms.  
http://onsemi.com  
MARKING  
DIAGRAM  
M
SOT953  
CASE 527AE  
1
Features  
High Speed: t = 4.0 ns (Typ) at V = 5.0 V  
Y
= Specific Device Code  
(Rotated 90°)  
= Month Code  
PD  
CC  
Low Power Dissipation: I = 1.0 mA (Max) at T = 25°C  
CC  
A
M
Power Down Protection Provided on Inputs  
Balanced Propagation Delays  
Pin and Function Compatible with Other Standard Logic Families  
Chip Complexity: FETs = 101  
PIN ASSIGNMENT  
1
2
3
4
5
IN A  
GND  
NC  
These Devices are PbFree and are RoHS Compliant  
OUT Y  
V
CC  
V
IN A  
GND  
NC  
1
2
3
5
4
CC  
FUNCTION TABLE  
Input A  
Output Y  
OUT Y  
L
L
H
H
Figure 1. Pinout  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 4 of this data sheet.  
IN A  
1
OUT Y  
Figure 2. Logic Symbol  
© Semiconductor Components Industries, LLC, 2012  
1
Publication Order Number:  
September, 2012 Rev. 0  
NL17SH17/D  

与NL17SH17P5T5G相关器件

型号 品牌 获取价格 描述 数据表
NL17SH32 ONSEMI

获取价格

Single 2-Input OR Gate
NL17SH32P5T5G ONSEMI

获取价格

Single 2-Input OR Gate
NL17SH34 ONSEMI

获取价格

Single Buffer
NL17SH34P5T5G ONSEMI

获取价格

Single Buffer
NL17SHT00 ONSEMI

获取价格

Single 2-Input NAND Gate CMOS Logic Level Shifter
NL17SHT00P5T5G ONSEMI

获取价格

Single 2-Input NAND Gate CMOS Logic Level Shifter
NL17SHT04 ONSEMI

获取价格

Inverting Buffer CMOS Logic Level Shifter
NL17SHT04P5T5G ONSEMI

获取价格

Inverting Buffer CMOS Logic Level Shifter
NL17SHT08 ONSEMI

获取价格

2-Input AND Gate / CMOS Logic Level Shifter
NL17SHT08P5T5G ONSEMI

获取价格

2-Input AND Gate / CMOS Logic Level Shifter