5秒后页面跳转
MSC8126MP8000 PDF预览

MSC8126MP8000

更新时间: 2024-11-06 04:14:35
品牌 Logo 应用领域
飞思卡尔 - FREESCALE 外围集成电路数字信号处理器时钟
页数 文件大小 规格书
48页 840K
描述
Quad Digital Signal Processor

MSC8126MP8000 数据手册

 浏览型号MSC8126MP8000的Datasheet PDF文件第2页浏览型号MSC8126MP8000的Datasheet PDF文件第3页浏览型号MSC8126MP8000的Datasheet PDF文件第4页浏览型号MSC8126MP8000的Datasheet PDF文件第5页浏览型号MSC8126MP8000的Datasheet PDF文件第6页浏览型号MSC8126MP8000的Datasheet PDF文件第7页 
Freescale Semiconductor  
Data Sheet:  
Document Number: MSC8126  
Rev. 13, 12/2007  
MSC8126  
FC PBGA–431  
20 mm × 20 mm  
Quad Digital Signal  
Processor  
Four StarCore™ SC140 DSP extended cores, each with an SC140  
DSP core, 224 Kbyte of internal SRAM M1 memory (1436 Kbyte  
total), 16 way 16 Kbyte instruction cache (ICache), four-entry  
write buffer, external cache support, programmable interrupt  
controller (PIC), local interrupt controller (LIC), and low-power  
Wait and Stop processing modes.  
levels or round-robin time-multiplexing between channels,  
flexible channel configuration with connection to local bus or  
system bus, and flyby transfer support that bypasses the FIFO.  
Up to four independent TDM modules with programmable word  
size (2, 4, 8, or 16-bit), hardware-base A-law/μ-law conversion,  
up to 128 Mbps data rate for all channels, with glueless interface  
to E1 or T1 framers, and can interface with H-MVIP/H.110  
devices, TSI, and codecs such as AC-97.  
Ethernet controller: support for 10/100 Mbps MII/RMII/SMII  
including full- and half-duplex operation, full-duplex flow  
controls, out-of-sequence transmit queues, programmable  
maximum frame length including jumbo frames and VLAN tags  
and priority, retransmission after collision, CRC generation and  
verification of inbound/outbound packets, address recognition  
(including exact match, broadcast address, individual hash check,  
group hash check, and promiscuous mode), pattern matching,  
insertion with expansion or replacement for transmit frames,  
VLAN tag insertion, RMON statistics, local bus master DMA for  
descriptor fetching and buffer access, and optional multiplexing  
with GPIO (MII/RMII/SMII) or DSI/system bus signals lines  
(MII/RMII).  
475 Kbyte M2 memory for critical data/temporary data buffering.  
4 Kbyte boot ROM.  
M2-accessible multi-core MQBus connecting the M2 memory  
with all four cores, operating at the core frequency, with data bus  
access of up to 128-bit reads and up to 64-bit writes, central  
efficient round-robin arbiter for core access to the bus, and atomic  
control of M2 memory access by the cores and local bus.  
Internal PLL configured are reset by configuration signal values.  
60x-compatible system bus with 64 or 32 bit data and 32-bit  
address bus, support for multi-master designs, four-beat burst  
transfers (eight-beat in 32-bit data mode), port size of 64/32/16/8  
bits controlled by the internal memory controller,.access to  
external memory or peripherals, access by an external host to  
internal resources, slave support with direct access to internal  
resources including M1 and M2 memories, and on-device  
arbitration for up to four master devices.  
Direct slave interface (DSI) using a 32/64-bit slave interface with  
21–25 bit addressing and 32/64-bit data transfers, direct access by  
an external host to internal/external resources, synchronous or  
asynchronous accesses with burst capability in synchronous  
mode, dual or single strobe mode, write and read buffers to  
improve host bandwidth, byte enable signals for 1/2/4/8-byte  
write granularity, sliding window mode for access using a reduced  
number of address pins, chip ID decoding to allow one CS signal  
to control multiple DSPs, broadcast mode to write to multiple  
DSPs, and big-endian/little-endian/munged support.  
Three mode signal multiplexing: 64-bit DSI/32-bit system bus,  
32-bit DSI/64-bit system bus, or 32-bit DSI/32-bit system bus.  
Flexible memory controller with three UPMs, a GPCM, a  
page-mode SDRAM machine, glueless interface to a variety of  
memories and devices, byte enables for 64-/32-bit bus widths, 8  
memory banks for external memories, and 2 memory banks for  
IPBus peripherals and internal memories.  
Multi-channel DMA controller with 16 time-multiplexed single  
channels, up to four external peripherals, DONE or DRACK  
protocol for two external peripherals,.service for up to 16 internal  
requests from up to 8 internal FIFOs per channel, FIFO generated  
watermarks and hungry requests, priority-based  
UART with full-duplex operation up to 6.25 Mbps.  
Up to 32 general-purpose input/output (GPIO) ports.  
I2C interface that allows booting from EEPROM devices.  
Two timer modules, each with sixteen configurable 16-bit timers.  
Eight programmable hardware semaphores.  
Global interrupt controller (GIC) with interrupt consolidation and  
routing to INT_OUT, NMI_OUT, and the cores; thirty-two virtual  
maskable interrupts (8 per core) and four virtual NMI (one per  
core) that can be generated by a simple write access.  
Boot options: external memory, external host, UART, TDM, or  
I2C.  
VCOP with fully programmable feed-forward channel decoding,  
feed-forward channel equalization and traceback sessions. Up to  
400 3GPP 12.2 kbps AMR channels (channel decoding, number  
of channels linear to frequency). Up to 200 blind transport format  
detect (BTFD) channels according to the 3GPP standard. Number  
of channels linear to frequency.  
TCOP with full support for 3GPP and CDMA2000 standards in  
Turbo decode; up to 20 turbo-coding 384 kbps channels; 8 state  
PCCC with polynomial as supported by the 3G standards;  
iterative decoding structure based on Maximum A-Posteriori  
probability (MAP), with calculations performed in the LOG  
domain.  
time-multiplexing between channels using 16 internal priority  
© Freescale Semiconductor, Inc., 2004, 2007. All rights reserved.  

与MSC8126MP8000相关器件

型号 品牌 获取价格 描述 数据表
MSC8126TMP6400 FREESCALE

获取价格

Quad Digital Signal Processor
MSC8126TVT6400 FREESCALE

获取价格

Quad Digital Signal Processor
MSC8126VT8000 FREESCALE

获取价格

Quad Digital Signal Processor
MSC81325M STMICROELECTRONICS

获取价格

RF & MICROWAVE TRANSISTORS AVIONICS APPLICATIONS
MSC81350M STMICROELECTRONICS

获取价格

RF & MICROWAVE TRANSISTORS AVIONICS APPLICATIONS
MSC81400M STMICROELECTRONICS

获取价格

RF & MICROWAVE TRANSISTORS AVIONICS APPLICATIONS
MSC81402 STMICROELECTRONICS

获取价格

RF & MICROWAVE TRANSISTORS GENERAL PURPOSE AMPLIFIERS APPLICATIONS
MSC81406E3 MICROSEMI

获取价格

RF Power Bipolar Transistor, L Band, Silicon, NPN, S010
MSC8144 FREESCALE

获取价格

Quad Core Digital Signal Processor
MSC8144E FREESCALE

获取价格

Quad Core Digital Signal Processor