5秒后页面跳转
MK2751-33S PDF预览

MK2751-33S

更新时间: 2024-11-25 20:02:59
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
4页 41K
描述
Video Clock Generator, 66.66MHz, CMOS, PDSO16, 0.150 INCH, SOIC-16

MK2751-33S 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP,针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.92
JESD-30 代码:R-PDSO-G16JESD-609代码:e0
长度:9.9695 mm端子数量:16
最高工作温度:70 °C最低工作温度:
最大输出时钟频率:66.66 MHz封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):225
主时钟/晶体标称频率:27 MHz认证状态:Not Qualified
座面最大高度:1.778 mm最大供电电压:5.5 V
最小供电电压:3 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:3.937 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, VIDEO
Base Number Matches:1

MK2751-33S 数据手册

 浏览型号MK2751-33S的Datasheet PDF文件第2页浏览型号MK2751-33S的Datasheet PDF文件第3页浏览型号MK2751-33S的Datasheet PDF文件第4页 
PRELIMIN ARY IN FO RMAT IO N  
MK2751-33  
MPEG/Set-Top Clock Source  
ICRO CLOC K  
Description  
Features  
The MK2751-33 is a low cost, low jitter, high  
performance clock synthesizer designed for  
MPEG and Set-top box systems. Using analog  
Phase-Locked Loop (PLL) techniques, the device  
accepts a 27.00MHz crystal or clock input to  
produce multiple output clocks including the  
processor clock, peripheral clocks, and a selectable  
audio clock. The audio clocks are exactly  
frequency locked to the 27.00MHz input, and our  
patented technique gives zero ppm error, allowing  
audio and video to track exactly.  
• Packaged in 16 pin narrow (150 mil) SOIC  
• Selectable audio sampling frequencies support  
32 kHz, 44.1 kHz, and 48 kHz in most DACs  
• 27.00 MHz crystal or clock input  
• Additional clocks provide selections of 60 MHz,  
66.66 MHz, 33 MHz, 30 MHz, and 50 MHz  
• Patented zero ppm error in audio clocks gives  
highest performance audio tracking with video  
• 25mA output drive capability at TTL levels  
• Advanced, low power, sub-micron CMOS process  
• 3.3V or 5V operating voltage  
MicroClock manufactures the largest variety of  
Set-Top Box and multimedia clock synthesizers  
for all applications. Consult MicroClock to  
eliminate crystals and oscillators from your board.  
• Pin-pin replacement for MK2751-03 at 3.3 V  
Block Diagram  
VDD GND  
2
2
3
Output  
ACLK  
Buffer  
ACS2:0  
BCS  
/
33.333 MHz or  
66.666 MHz  
Output  
Buffer  
Clock Synthesis  
and Control  
Circuitry  
CCS  
30.000 MHz or  
60.000 MHz  
Output  
Buffer  
27 MHz clock  
or crystal  
X1  
X2  
Output  
Buffer  
50.000 MHz  
Crystal  
Oscillator  
Output  
Buffer  
27.000 MHz  
(external capacitors  
needed for crystal input)  
MDS2751-33A  
1
Revision 2278  
Printed 2/27/98  
MicroClock Division of ICS•1271 Parkmoor Ave.•San Jose•CA•95126•(408)295-9800tel•(408)295-9818fax  

与MK2751-33S相关器件

型号 品牌 获取价格 描述 数据表
MK2751-33SLF IDT

获取价格

Video Clock Generator, 66.66MHz, CMOS, PDSO16, 0.150 INCH, SOIC-16
MK2751-33STRLF IDT

获取价格

Video Clock Generator, 66.66MHz, CMOS, PDSO16, 0.150 INCH, SOIC-16
MK2754 ICSI

获取价格

Low Cost 54 MHz VCXO
MK2754S ICSI

获取价格

Low Cost 54 MHz VCXO
MK2754STR ICSI

获取价格

Low Cost 54 MHz VCXO
MK2761A ICSI

获取价格

Package Outline and Package Dimensions (16-pin SOIC, 150 Mil. Narrow Body)
MK2761AS ICSI

获取价格

Package Outline and Package Dimensions (16-pin SOIC, 150 Mil. Narrow Body)
MK2761ASLF ICSI

获取价格

Package Outline and Package Dimensions (16-pin SOIC, 150 Mil. Narrow Body)
MK2761ASLF IDT

获取价格

Processor Specific Clock Generator, 27MHz, CMOS, PDSO16, 0.150 INCH, ROHS COMPLIANT, SOIC-
MK2761ASLFTR ICSI

获取价格

Package Outline and Package Dimensions (16-pin SOIC, 150 Mil. Narrow Body)