5秒后页面跳转
ISPLSI2064V-100LT100 PDF预览

ISPLSI2064V-100LT100

更新时间: 2024-10-27 22:16:55
品牌 Logo 应用领域
莱迪思 - LATTICE 可编程逻辑
页数 文件大小 规格书
14页 140K
描述
3.3V High Density Programmable Logic

ISPLSI2064V-100LT100 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:TQFP-100针数:100
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.8
其他特性:YES最大时钟频率:83.3 MHz
系统内可编程:YESJESD-30 代码:S-PQFP-G100
JESD-609代码:e0JTAG BST:NO
长度:14 mm湿度敏感等级:3
专用输入次数:I/O 线路数量:64
宏单元数:64端子数量:100
最高工作温度:70 °C最低工作温度:
组织:0 DEDICATED INPUTS, 64 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:LFQFP
封装等效代码:QFP100,.63SQ,20封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):240
电源:3.3 V可编程逻辑类型:EE PLD
传播延迟:12 ns认证状态:Not Qualified
座面最大高度:1.6 mm子类别:Programmable Logic Devices
最大供电电压:3.6 V最小供电电压:3 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:14 mm
Base Number Matches:1

ISPLSI2064V-100LT100 数据手册

 浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第2页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第3页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第4页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第5页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第6页浏览型号ISPLSI2064V-100LT100的Datasheet PDF文件第7页 
®
ispLSI 2064V  
3.3V High Density Programmable Logic  
Features  
Functional Block Diagram  
• HIGH DENSITY PROGRAMMABLE LOGIC  
Input Bus  
— 2000 PLD Gates  
Output Routing Pool (ORP)  
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs  
— 64 Registers  
B7  
B6  
B5  
B4  
— High Speed Global Interconnect  
— Wide Input Gating for Fast Counters, State  
Machines, Address Decoders, etc.  
— Small Logic Block Size for Random Logic  
Global Routing Pool  
(GRP)  
A0  
A1  
A2  
A3  
B3  
B2  
B1  
B0  
• 3.3V LOW VOLTAGE 2064 ARCHITECTURE  
D
D
D
D
Q
Q
Q
Q
— Interfaces with Standard 5V TTL Devices  
— The 64 I/O Pin Version is Fuse Map Compatible with  
5V ispLSI 2064  
• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY  
Logic  
Array  
GLB  
fmax = 100MHz Maximum Operating Frequency  
tpd = 7.5ns Propagation Delay  
A4  
A5  
A6  
A7  
— Electrically Erasable and Reprogrammable  
— Non-Volatile  
Output Routing Pool (ORP)  
Input Bus  
— 100% Tested at Time of Manufacture  
— Unused Product Term Shutdown Saves Power  
0139A/2064V  
• IN-SYSTEM PROGRAMMABLE  
— 3.3V In-System Programmability (ISP™) Using  
Boundary Scan Test Access Port (TAP)  
Description  
The ispLSI 2064V is a High Density Programmable Logic  
Device available in 64 and 32 I/O-pin versions. The  
device contains 64 Registers, four Dedicated Input pins,  
three Dedicated Clock Input pins, two dedicated Global  
OE input pins and a Global Routing Pool (GRP). The  
GRP provides complete interconnectivity between all of  
these elements. The ispLSI 2064V features in-system  
programmability through the Boundary Scan Test Ac-  
cess Port (TAP). The ispLSI 2064V offers non-volatile  
reprogrammability of the logic, as well as the intercon-  
nect, to provide truly reconfigurable systems.  
— Open-Drain Output Option for Flexible Bus Interface  
Capability, Allowing Easy Implementation of Wired-OR  
or Bus Arbitration Logic  
— Increased Manufacturing Yields, Reduced Time-to-  
Market and Improved Product Quality  
— Reprogram Soldered Devices for Faster Prototyping  
• THE EASE OF USE AND FAST SYSTEM SPEED OF  
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs  
— Enhanced Pin Locking Capability  
— Three Dedicated Clock Input Pins  
— Synchronous and Asynchronous Clocks  
— Programmable Output Slew Rate Control  
— Flexible Pin Placement  
The basic unit of logic on the ispLSI 2064V device is the  
Generic Logic Block (GLB). The GLBs are labeled A0,  
A1…B7(seeFigure1). Thereareatotalof16GLBsinthe  
ispLSI 2064V device. Each GLB is made up of four  
macrocells. Each GLB has 18 inputs, a programmable  
AND/OR/ExclusiveORarray, andfouroutputswhichcan  
be configured to be either combinatorial or registered.  
Inputs to the GLB come from the GRP and dedicated  
inputs. All of the GLB outputs are brought back into the  
GRP so that they can be connected to the inputs of any  
GLB on the device.  
— Optimized Global Routing Pool Provides Global  
Interconnectivity  
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-  
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL  
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING  
— Superior Quality of Results  
— Tightly Integrated with Leading CAE Vendor Tools  
— Productivity Enhancing Timing Analyzer, Explore  
Tools, Timing Simulator and ispANALYZER™  
— PC and UNIX Platforms  
Copyright©2000LatticeSemiconductorCorp. Allbrandorproductnamesaretrademarksorregisteredtrademarksoftheirrespectiveholders. Thespecificationsandinformationhereinaresubject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
September 2000  
2064v_10  
1

ISPLSI2064V-100LT100 替代型号

型号 品牌 替代类型 描述 数据表
ISPLSI2064VE-100LTN100 LATTICE

功能相似

EE PLD, 13ns, 64-Cell, CMOS, PQFP100, 14 X 14 MM, 0.50 MM PITCH, LEAD FREE, TQFP-100

与ISPLSI2064V-100LT100相关器件

型号 品牌 获取价格 描述 数据表
ISPLSI2064V-100LT100I LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-100LT44 LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-100LT44I LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-60LJ44 LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-60LJ44I LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-60LJ84 LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-60LJ84I LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-60LJI LATTICE

获取价格

EE PLD, 20ns, CMOS, PQCC84, PLASTIC, LCC-84
ISPLSI2064V-60LT100 LATTICE

获取价格

3.3V High Density Programmable Logic
ISPLSI2064V-60LT100I LATTICE

获取价格

3.3V High Density Programmable Logic