5秒后页面跳转
IDT71V3548S100PF8 PDF预览

IDT71V3548S100PF8

更新时间: 2024-11-26 21:00:23
品牌 Logo 应用领域
艾迪悌 - IDT 时钟静态存储器内存集成电路
页数 文件大小 规格书
24页 458K
描述
ZBT SRAM, 256KX18, 5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

IDT71V3548S100PF8 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数:100Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.3最长访问时间:5 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):100 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e0长度:20 mm
内存密度:4718592 bit内存集成电路类型:ZBT SRAM
内存宽度:18湿度敏感等级:3
功能数量:1端子数量:100
字数:262144 words字数代码:256000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:256KX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):240
电源:3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.04 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.25 mA最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:20
宽度:14 mmBase Number Matches:1

IDT71V3548S100PF8 数据手册

 浏览型号IDT71V3548S100PF8的Datasheet PDF文件第2页浏览型号IDT71V3548S100PF8的Datasheet PDF文件第3页浏览型号IDT71V3548S100PF8的Datasheet PDF文件第4页浏览型号IDT71V3548S100PF8的Datasheet PDF文件第5页浏览型号IDT71V3548S100PF8的Datasheet PDF文件第6页浏览型号IDT71V3548S100PF8的Datasheet PDF文件第7页 
256K x 18  
IDT71V3548  
3.3V Synchronous ZBT SRAM  
3.3V I/O, Burst Counter  
Pipelined Outputs  
Features  
clockcycle,andtwocycleslatertheassociateddatacycleoccurs,beit  
read or write.  
256K x 18 memory configurations  
Supports high performance system speed - 133 MHz  
The IDT71V3548 contain data I/O, address and control signal  
registers.Outputenableistheonlyasynchronoussignalandcanbeused  
todisabletheoutputsatanygiventime.  
A Clock Enable (CEN) pin allows operation of the IDT71V3548  
to be suspended as long as necessary. All synchronous inputs are  
ignored when (CEN) is high and the internal device registers will hold  
their previous values.  
(4.2 ns Clock-to-Data Access)  
ZBTTM Feature - No dead cycles between write and read  
cycles  
Internally synchronized output buffer enable eliminates the  
need to control OE  
Single R/W (READ/WRITE) control pin  
Positive clock-edge triggered address, data, and control  
Therearethreechipenablepins(CE1,CE2,CE2)thatallowtheuser  
to deselect the device when desired. If any one of these three are not  
asserted when ADV/LD is low, no new memory operation can be  
initiated. However, anypendingdata transfers (reads orwrites)willbe  
completed.Thedatabuswilltri-statetwocyclesafterchipisdeselected  
orawriteisinitiated.  
The IDT71V3548 has an on-chip burst counter. In the burst  
mode,theIDT71V3548canprovidefourcyclesofdataforasingleaddress  
presentedtotheSRAM.Theorderoftheburstsequenceisdefinedbythe  
LBOinputpin.TheLBOpinselectsbetweenlinearandinterleavedburst  
sequence. The ADV/LD signal is used to load a new external address  
signal registers for fully pipelined applications  
4-word burst capability (interleaved or linear)  
Individual byte write (BW1 - BW4) control (May tie active)  
Three chip enables for simple depth expansion  
3.3V power supply (±5%)  
3.3V I/O Supply (VDDQ)  
Packaged in a JEDEC standard 100-pin plastic thin quad  
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch  
ball grid array (fBGA)  
Description  
The IDT71V3548 are 3.3V high-speed 4,718,592-bit (4.5 Megabit) (ADV/LD = LOW) or increment the internal burst counter (ADV/LD =  
synchronous SRAMS. They are designed to eliminate dead bus HIGH).  
cycles when turning the bus around between reads and writes, or  
writes and reads. Thus, they have been given the name ZBTTM, or processandarepackagedinaJEDECstandard14mmx20mm100-pin  
Zero Bus Turnaround. plasticthinquadflatpack(TQFP)as wellas a 119ballgridarray(BGA)  
TheIDT71V3548SRAMsutilizeIDT's latesthigh-performanceCMOS  
Address and control signals are applied to the SRAM during one and 165 fine pitch ball grid array (fBGA).  
PinDescriptionSummary  
0
17  
A -A  
Address Inputs  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
I/O  
Synchronous  
Synchronous  
Asynchronous  
Synchronous  
Synchronous  
Synchronous  
N/A  
Chip Enables  
1
2
2
CE , CE , CE  
Output Enable  
OE  
R/W  
CEN  
Read/Write Signal  
Clock Enable  
Individual Byte Write Selects  
Clock  
1
2
3
4
BW , BW , BW , BW  
CLK  
ADV/LD  
LBO  
Advance burst address / Load new address  
Linear / Interleaved Burst Order  
Data Input / Output  
Core Power, I/O Power  
Ground  
Synchronous  
Static  
0
15  
P1  
P2  
I/O -I/O , I/O -I/O  
Synchronous  
Static  
DD DDQ  
V , V  
Supply  
Supply  
SS  
V
Static  
5296 tbl 01  
ZBT and ZeroBus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.  
OCTOBER 2000  
1
©2000IntegratedDeviceTechnology,Inc.  
DSC-5296/02  

与IDT71V3548S100PF8相关器件

型号 品牌 获取价格 描述 数据表
IDT71V3548S100PFG IDT

获取价格

ZBT SRAM, 256KX18, 5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, GREEN, PLASTIC, TQFP-10
IDT71V3548S100PFG8 IDT

获取价格

ZBT SRAM, 256KX18, 5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, GREEN, PLASTIC, TQFP-10
IDT71V3548S100PFGI IDT

获取价格

ZBT SRAM, 256KX18, 5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
IDT71V3548S100PFI IDT

获取价格

256K x 18 3.3V Synchronous ZBT SRAM 3.3V I/O, Burst Counter Pipelined Outputs
IDT71V3548S100PFI8 IDT

获取价格

ZBT SRAM, 256KX18, 5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
IDT71V3548S133B IDT

获取价格

ZBT SRAM, 256KX18, 4.2ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
IDT71V3548S133BG IDT

获取价格

256K x 18 3.3V Synchronous ZBT SRAM 3.3V I/O, Burst Counter Pipelined Outputs
IDT71V3548S133BG8 IDT

获取价格

ZBT SRAM, 256KX18, 4.2ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
IDT71V3548S133BGG IDT

获取价格

ZBT SRAM, 256KX18, 4.2ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
IDT71V3548S133BGI IDT

获取价格

256K x 18 3.3V Synchronous ZBT SRAM 3.3V I/O, Burst Counter Pipelined Outputs