5秒后页面跳转
HY5V66FLFP-6I PDF预览

HY5V66FLFP-6I

更新时间: 2024-02-07 08:12:04
品牌 Logo 应用领域
海力士 - HYNIX 时钟动态存储器内存集成电路
页数 文件大小 规格书
13页 149K
描述
Synchronous DRAM, 4MX16, 5.4ns, CMOS, PBGA54, 8 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, FBGA-54

HY5V66FLFP-6I 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:BGA包装说明:TFBGA, BGA54,9X9,32
针数:54Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.32.00.02
风险等级:5.28访问模式:FOUR BANK PAGE BURST
最长访问时间:5.4 ns其他特性:AUTO/SELF REFRESH
最大时钟频率 (fCLK):166 MHzI/O 类型:COMMON
交错的突发长度:1,2,4,8JESD-30 代码:S-PBGA-B54
JESD-609代码:e1长度:8 mm
内存密度:67108864 bit内存集成电路类型:SYNCHRONOUS DRAM
内存宽度:16功能数量:1
端口数量:1端子数量:54
字数:4194304 words字数代码:4000000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:4MX16
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TFBGA封装等效代码:BGA54,9X9,32
封装形状:SQUARE封装形式:GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not Qualified刷新周期:4096
座面最大高度:1.2 mm自我刷新:YES
连续突发长度:1,2,4,8,FP最大待机电流:0.002 A
子类别:DRAMs最大压摆率:0.16 mA
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Silver/Copper (Sn/Ag/Cu)端子形式:BALL
端子节距:0.8 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:20宽度:8 mm
Base Number Matches:1

HY5V66FLFP-6I 数据手册

 浏览型号HY5V66FLFP-6I的Datasheet PDF文件第7页浏览型号HY5V66FLFP-6I的Datasheet PDF文件第8页浏览型号HY5V66FLFP-6I的Datasheet PDF文件第9页浏览型号HY5V66FLFP-6I的Datasheet PDF文件第11页浏览型号HY5V66FLFP-6I的Datasheet PDF文件第12页浏览型号HY5V66FLFP-6I的Datasheet PDF文件第13页 
11  
Synchronous DRAM Memory 64Mbit (4Mx16bit)  
HY5V66F(L)FP-xx Series  
AC CHARACTERISTICS I (AC operating conditions unless otherwise noted)  
5
6
7
H
Parameter  
Symbol  
Unit Note  
Min Max Min Max Min Max Min Max  
CL = 3 tCK3  
5.0  
10  
6.0  
10  
7.0  
10  
7.5  
10  
ns  
ns  
System Clock Cycle  
Time  
1000  
1000  
1000  
1000  
CL = 2 tCK2  
Clock High Pulse Width  
Clock Low Pulse Width  
tCHW  
1.75  
1.75  
-
-
2.0  
2.0  
-
-
2.0  
2.0  
-
-
2.5  
2.5  
-
-
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
1
1
tCLW  
-
-
-
-
CL = 3 tAC3  
4.5  
5.4  
5.4  
5.4  
Access Time  
From Clock  
2
CL = 2 tAC2  
-
6.0  
-
6.0  
-
6.0  
-
6.0  
Data-out Hold Time  
Data-Input Setup Time  
Data-Input Hold Time  
Address Setup Time  
Address Hold Time  
CKE Setup Time  
tOH  
tDS  
tDH  
tAS  
2.0  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
-
-
-
-
-
-
-
-
-
2.0  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
-
-
-
-
-
-
-
-
-
2.5  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
-
-
-
-
-
-
-
-
-
2.5  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
1.5  
0.8  
-
-
-
-
-
-
-
-
-
1
1
1
1
1
1
1
1
tAH  
tCKS  
tCKH  
tCS  
CKE Hold Time  
Command Setup Time  
Command Hold Time  
tCH  
CLK to Data Output in Low-Z  
Time  
tOLZ  
1.0  
-
1.0  
-
1.5  
-
1.5  
-
ns  
CL = 3 tOHZ3  
CL = 2 tOHZ2  
-
-
4.5  
6.0  
-
-
5.4  
6.0  
-
-
5.4  
6.0  
-
-
5.4  
6.0  
ns  
ns  
CLK to Data Output  
in High-Z Time  
Note:  
1. Assume tR / tF (input rise and fall time) is 1ns. If tR & tF > 1ns, then [(tR+tF)/2-1]ns should be added to the parameter.  
2. Access time to be measured with input signals of 1V/ns edge rate, from 0.8V to 0.2V. If tR > 1ns,  
then (tR/2-0.5)ns should be added to the parameter.  
Rev. 1.0 / Apr. 2007  
10  

与HY5V66FLFP-6I相关器件

型号 品牌 描述 获取价格 数据表
HY5V66FLFP-7 HYNIX Synchronous DRAM, 4MX16, 5.4ns, CMOS, PBGA54, 8 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEA

获取价格

HY5V66FLFP-7I HYNIX Synchronous DRAM, 4MX16, 5.4ns, CMOS, PBGA54, 8 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LEA

获取价格

HY5V66GF HYNIX 4 Banks x 1M x 16Bit Synchronous DRAM

获取价格

HY5V66GF-H HYNIX 4 Banks x 1M x 16Bit Synchronous DRAM

获取价格

HY5V66GF-P HYNIX 4 Banks x 1M x 16Bit Synchronous DRAM

获取价格

HY5V72DLM-H HYNIX Synchronous DRAM, 16MX32, 5.4ns, CMOS, PBGA90, 0.80 MM PITCH, FBGA-90

获取价格