是否Rohs认证: | 不符合 | 生命周期: | Obsolete |
包装说明: | DIP, DIP14,.3 | Reach Compliance Code: | not_compliant |
风险等级: | 5.66 | JESD-30 代码: | R-XDIP-T14 |
JESD-609代码: | e0 | 负载电容(CL): | 50 pF |
逻辑集成电路类型: | D FLIP-FLOP | 最大I(ol): | 0.004 A |
功能数量: | 2 | 端子数量: | 14 |
最高工作温度: | 125 °C | 最低工作温度: | -55 °C |
封装主体材料: | CERAMIC | 封装代码: | DIP |
封装等效代码: | DIP14,.3 | 封装形状: | RECTANGULAR |
封装形式: | IN-LINE | 电源: | 5 V |
Prop。Delay @ Nom-Sup: | 50 ns | 认证状态: | Not Qualified |
筛选级别: | 38535V;38534K;883S | 子类别: | FF/Latches |
标称供电电压 (Vsup): | 5 V | 表面贴装: | NO |
技术: | CMOS | 温度等级: | MILITARY |
端子面层: | Tin/Lead (Sn/Pb) | 端子形式: | THROUGH-HOLE |
端子节距: | 2.54 mm | 端子位置: | DUAL |
总剂量: | 1M Rad(Si) V | 触发器类型: | POSITIVE EDGE |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
HCTS74DMSR | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74DTR | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74HMSR | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74K | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74KMSH | RENESAS |
获取价格 |
D Flip-Flop, HCT Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary Output, CMO | |
HCTS74KMSR | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74KTR | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74KTR | RENESAS |
获取价格 |
HCT SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CDFP14, CERAMI | |
HCTS74MS | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset | |
HCTS74T | INTERSIL |
获取价格 |
Radiation Hardened Dual-D Flip-Flop with Set and Reset |