5秒后页面跳转
GM82C765 PDF预览

GM82C765

更新时间: 2024-09-13 22:11:35
品牌 Logo 应用领域
海力士 - HYNIX 控制器
页数 文件大小 规格书
36页 222K
描述
FLOPPY DISK SUBSYSTEM CONTROLLER

GM82C765 数据手册

 浏览型号GM82C765的Datasheet PDF文件第2页浏览型号GM82C765的Datasheet PDF文件第3页浏览型号GM82C765的Datasheet PDF文件第4页浏览型号GM82C765的Datasheet PDF文件第5页浏览型号GM82C765的Datasheet PDF文件第6页浏览型号GM82C765的Datasheet PDF文件第7页 
GM82C765B  
GM82C765B  
FLOPPY DISK SUBSYSTEM CONTROLLER  
General Description  
Features  
* IBM PC compatible format  
(single and double density)  
– Floppy disk control and  
The GM82C765B is a CMOS LSI device which interfaces a host  
microprocessor to the floppy disk drive. It integrates the function of the  
Formatter/Controller, Data Separator. Write Precompensation, Data rate  
selection, Clock Generation, High Current Output Drivers, and TTL  
compatible Schmitt Trigger Receivers. The GM82C765B consists of a  
microprocessor interface, a microsequencer and a disk drive interface.  
The host microprocessor interface of the GM82C765B supports a  
12MHz, 286 microprocessor bus without the use of wait states. All inputs  
within host microprocessor are Schmitt triggers, except for the data bus,  
XTAL, and the host output sink 12mA.  
operations on chip  
– In PC AT mode, provides required  
signal qualification DMA channel  
– BIOS compatible and dual speed  
Spindle Drive support  
* Integrates Formatter/Controller/Data  
Separation, Write Precompensation,  
Data rate Selection, Clock  
Generation, and drive interface  
Drivers and Receivers into one chip  
* Multisector and Multitrack transfer  
capability.  
Output drive capability is 20 LSTTL load, allowing direct  
interconnection to bus structures without the use of buffers or transceivers.  
On the disk drive interface, the GM82C765B includes data seperation that  
has been designed to address high performance error rate on floppy disk  
drives, and contains all the necessary logic to achieve classical 2nd order,  
type2, phase locked loop performance. Write precompensation is included,  
in addition to the usual formatting, encoding, decoding, step motor control,  
and status sensing functions For PC/XT and PC/AT applications, the  
device provides qualification of interrupt and DMA requests.  
The disk drive interface of the GM82C765B connects directly to up to  
four drives. All drive-related inputs are Schmitt triggers and the drive  
outputs are open drain, and sink 48 mA.  
The GM82C765B uses two clock inputs which provide the necessary  
signals for internal timing. A 16MHz oscillator controls the data rate of  
500, 250 and 125Kbits/sec, while a 9.6MHz oscillator controls the  
300Kbit/sec data rate used in PC/AT designs.  
The two XTAL oscillator circuits may be used for the 44-pin PLCC  
package, while TTL clock inputs must be provided when using the 40-pin  
DIP package.  
* Direct Floppy Disk Drive interface  
with no buffers needed  
– 48mA sink output drivers  
– Schmitt trigger Line Receivers  
* Enhanced Host Interface:  
– Supports 12MHz, 286 u-processor  
– Capable of driving 20 LSTTL  
Load  
* Address mark detection circuitary  
internal to Floppy Disk Controller  
* On chip Clock Generation  
Two TTL Clock Inputs for 40-DIP  
* Two XTAL oscillator circuits for  
44-Quad, PLCC  
* User programmable Track Stepping  
Rate and Head load/unload time  
* Drivers up to four Floppy or micro  
Floppy Disk Drives  
* Data transfer DMA or non-DMA  
mode  
In the PLCC version of the GM82C765B pins 17 and 40, which were  
not utilized in DIP version of the GM82C765B, became  
(Disk  
DCHGEN  
Change Enable) and  
(Disk Change) respectively. Both are active  
DCHG  
LOW.  
is offered as an option for those designs that used the  
DCHGEN  
* Parallel seek operations on up to  
four Drives  
original GM82C765B part where  
chip.  
did not exist as direct into the  
DCHG  
* Internal power up reset circuitry  
* READ/WRITE access compatible  
register with 8 or 12MHz 286  
microprocessor with 0 wait states.  
* DMA timing corrected.  
The GM82C765B has eight internal Registers. The 8 bit main status  
register contains status information of the GM82C765B and may be  
accessed any time. Another four status register under system control also  
give various status and error information. The Control Register provides  
support logic that latches the two LSBs used to select the desired data rate  
that controls internal clock generation. The Operations Register replaces  
the standard latched port used in floppy subsystem.  
* LOW POWER CMOS, +5V SUPPLY  
1

与GM82C765相关器件

型号 品牌 获取价格 描述 数据表
GM82C765B HYNIX

获取价格

FLOPPY DISK SUBSYSTEM CONTROLLER
GM82C765BPL ETC

获取价格

Floppy Disk Controller
GM82C803A ETC

获取价格

Peripheral (Multifunction) Controller
GM82C803B ETC

获取价格

Peripheral (Multifunction) Controller
GM82C803C ETC

获取价格

2.88 MB FDC/ DUAL UARTS WITH FIFO PIO / IDE INTERFACE / S-IR/ PNP
GM82C803CN ETC

获取价格

2.88 MB FDC/ Dual UARTs with FIFO/PIO(EPP/ ECP)/ IDE Interface/ S-IR/ PnP
GM846 GSME

获取价格

NPN General Purpose Transistor
GM8550 GSME

获取价格

Low Frequency Power Amplifier Suitable for Driver Stage lf Small Motor Complementary to GM
GM8550 GTM

获取价格

PNP EPITAXIAL TRANSISTOR
GM8550_15 GSME

获取价格

PNP Low Frequency Power Amplifier