5秒后页面跳转
GAL22LV10C-15LJI PDF预览

GAL22LV10C-15LJI

更新时间: 2024-09-20 23:53:35
品牌 Logo 应用领域
其他 - ETC 可编程逻辑器件
页数 文件大小 规格书
18页 214K
描述
Electrically-Erasable PLD

GAL22LV10C-15LJI 数据手册

 浏览型号GAL22LV10C-15LJI的Datasheet PDF文件第2页浏览型号GAL22LV10C-15LJI的Datasheet PDF文件第3页浏览型号GAL22LV10C-15LJI的Datasheet PDF文件第4页浏览型号GAL22LV10C-15LJI的Datasheet PDF文件第5页浏览型号GAL22LV10C-15LJI的Datasheet PDF文件第6页浏览型号GAL22LV10C-15LJI的Datasheet PDF文件第7页 
GAL22LV10  
Low Voltage E2CMOS PLD  
Generic Array Logic™  
Features  
Functional Block Diagram  
HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
4 ns Maximum Propagation Delay  
Fmax = 250 MHz  
RESET  
I/CLK  
8
3 ns Maximum from Clock Input to Data Output  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
I/O/Q  
I/O/Q  
UltraMOS® Advanced CMOS Technology  
I
I
I
I
I
I
3.3V LOW VOLTAGE 22V10 ARCHITECTURE  
JEDEC-Compatible 3.3V Interface Standard  
5V Compatible Inputs  
I/O Interfaces with Standard 5V TTL Devices  
(GAL22LV10C)  
10  
12  
I/O/Q  
I/O/Q  
ACTIVE PULL-UPS ON ALL PINS (GAL22LV10D)  
E2 CELL TECHNOLOGY  
Reconfigurable Logic  
Reprogrammable Cells  
100% Tested/100% Yields  
High Speed Electrical Erasure (<100ms)  
20 Year Data Retention  
14  
16  
16  
14  
I/O/Q  
I/O/Q  
TEN OUTPUT LOGIC MACROCELLS  
Maximum Flexibility for Complex Logic Designs  
Programmable Output Polarity  
I
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
PRELOAD AND POWER-ON RESET OF ALL REGISTERS  
100% Functional Testability  
12  
10  
APPLICATIONS INCLUDE:  
Glue Logic for 3.3V Systems  
DMA Control  
State Machine Control  
High Speed Graphics Processing  
Standard Logic Speed Upgrade  
I
I
I
8
ELECTRONIC SIGNATURE FOR IDENTIFICATION  
PRESET  
Description  
Pin Configuration  
PLCC  
The GAL22LV10D, at 4 ns maximum propagation delay time, pro-  
vides the highest speed performance available in the PLD market.  
The GAL22LV10C can interface with both 3.3V and 5V signal levels.  
The GAL22LV10 is manufactured using Lattice Semiconductor's  
advanced 3.3V E2CMOS process, which combines CMOS with  
Electrically Erasable (E2) floating gate technology. High speed erase  
times (<100ms) allow the devices to be reprogrammed quickly and  
efficiently.  
4
2
28  
26  
5
I
25  
I/O/Q  
I/O/Q  
I/O/Q  
I
I
7
9
23  
21  
19  
The generic architecture provides maximum design flexibility by  
allowing the Output Logic Macrocell (OLMC) to be configured by  
the user.  
GAL22LV10  
Top View  
NC  
NC  
I
I
I
I/O/Q  
I/O/Q  
I/O/Q  
Unique test circuitry and reprogrammable cells allow completeAC,  
DC, and functional testing during manufacture. As a result, Lattice  
Semiconductor delivers 100% field programmability and function-  
ality of all GAL products. In addition, 100 erase/write cycles and  
data retention in excess of 20 years are specified.  
11  
12  
14  
16  
18  
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
November 2000  
22lv10_04  
1

与GAL22LV10C-15LJI相关器件

型号 品牌 获取价格 描述 数据表
GAL22LV10C-7LJ LATTICE

获取价格

Low Voltage E2CMOS PLD Generic Array Logic⑩
GAL22LV10D-15LJ LATTICE

获取价格

EE PLD, 15ns, CMOS, PQCC28, PLASTIC, LCC-28
GAL22LV10D-4LJ LATTICE

获取价格

Low Voltage E2CMOS PLD Generic Array Logic⑩
GAL22LV10D-4LJN LATTICE

获取价格

EE PLD, 4ns, PAL-Type, CMOS, PQCC28, LEAD FREE, PLASTIC, LCC-28
GAL22LV10D-5LJ LATTICE

获取价格

Low Voltage E2CMOS PLD Generic Array Logic⑩
GAL22LV10D-5LJN LATTICE

获取价格

EE PLD, 5ns, PAL-Type, CMOS, PQCC28, LEAD FREE, PLASTIC, LCC-28
GAL22LV10D-7LJ LATTICE

获取价格

EE PLD, 7.5ns, CMOS, PQCC28, PLASTIC, LCC-28
GAL22LV10Z-15QJ ETC

获取价格

Electrically-Erasable PLD
GAL22LV10Z-25QJ ETC

获取价格

Electrically-Erasable PLD
GAL22LV10ZD-15QJ ETC

获取价格

Electrically-Erasable PLD