5秒后页面跳转
EPM7064AETC44-6 PDF预览

EPM7064AETC44-6

更新时间: 2024-01-05 11:32:37
品牌 Logo 应用领域
阿尔特拉 - ALTERA 时钟LTE输入元件可编程逻辑
页数 文件大小 规格书
68页 1559K
描述
EE PLD, 6ns, CMOS, PQFP44, TQFP-44

EPM7064AETC44-6 技术参数

生命周期:Obsolete零件包装代码:QFP
包装说明:LQFP,针数:44
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.56Is Samacsys:N
最大时钟频率:166.7 MHzJESD-30 代码:S-PQFP-G44
JESD-609代码:e3长度:10 mm
专用输入次数:I/O 线路数量:36
端子数量:44最高工作温度:70 °C
最低工作温度:组织:0 DEDICATED INPUTS, 36 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE可编程逻辑类型:EE PLD
传播延迟:6 ns认证状态:Not Qualified
座面最大高度:1.27 mm最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:0.8 mm
端子位置:QUAD宽度:10 mm
Base Number Matches:1

EPM7064AETC44-6 数据手册

 浏览型号EPM7064AETC44-6的Datasheet PDF文件第2页浏览型号EPM7064AETC44-6的Datasheet PDF文件第3页浏览型号EPM7064AETC44-6的Datasheet PDF文件第4页浏览型号EPM7064AETC44-6的Datasheet PDF文件第5页浏览型号EPM7064AETC44-6的Datasheet PDF文件第6页浏览型号EPM7064AETC44-6的Datasheet PDF文件第7页 
Includes  
MAX 7000AE  
MAX 7000A  
Programmable Logic  
Device Family  
®
June 1999, ver. 2.01  
Data Sheet  
High-performance CMOS EEPROM-based programmable logic  
devices (PLDs) built on second-generation Multiple Array MatriX  
(MAX®) architecture (see Table 1)  
3.3-V in-system programmability (ISP) through the built-in  
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with  
advanced pin-locking capability  
Features...  
Built-in boundary-scan test (BST) circuitry compliant with  
IEEE Std. 1149.1-1990  
Enhanced ISP features  
Preliminary  
Information  
Enhanced ISP algorithm for faster programming (excluding  
EPM7128A and EPM7256A devices)  
ISP_Done bit to ensure complete programming (excluding  
EPM7128A and EPM7256A devices)  
Pull-up resistor on I/O pins during in-system programming  
Pin-compatible with the popular 5.0-V MAX 7000S devices  
High-density PLDs ranging from 600 to 10,000 usable gates  
4.5-ns pin-to-pin logic delays with counter frequencies of up to  
192.3 MHz  
For information on in-system programmable 5.0-V MAX 7000 or 2.5-V  
MAX 7000B devices, see the MAX 7000 Programmable Logic Device Family  
Data Sheet or the MAX 7000B Programmable Logic Device Family Advance  
Information Brief.  
f
Table 1. MAX 7000A Device Features  
Feature  
EPM7032AE  
EPM7064AE  
EPM7128AE  
EPM7128A  
EPM7256AE  
EPM7256A  
EPM7512AE  
Usable gates  
Macrocells  
600  
32  
2
1,250  
64  
2,500  
128  
8
5,000  
256  
16  
10,000  
512  
Logic array blocks  
4
32  
Maximum user I/O  
pins  
36  
68  
100  
164  
212  
t
t
t
t
f
(ns)  
(ns)  
4.5  
3.0  
4.5  
3.0  
5.0  
3.2  
6.0  
3.7  
7.5  
4.9  
PD  
SU  
(ns)  
2.5  
2.5  
2.5  
2.5  
3.0  
FSU  
CO1  
CNT  
(ns)  
2.8  
2.8  
3.0  
3.3  
4.5  
(MHz)  
192.3  
192.3  
181.8  
156.3  
119.0  
Altera Corporation  
595  
A-DS-M7000A-02.01  

与EPM7064AETC44-6相关器件

型号 品牌 获取价格 描述 数据表
EPM7064AETC44-7 INTEL

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP44, TQFP-44
EPM7064AETC44-7 ALTERA

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP44, TQFP-44
EPM7064AETC44-7N ALTERA

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP44, TQFP-44
EPM7064AETC44-7N INTEL

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP44, TQFP-44
EPM7064AETI100-5 ALTERA

获取价格

EE PLD, 5ns, 64-Cell, CMOS, PQFP100
EPM7064AETI100-7 ALTERA

获取价格

High-performance 3.3-V EEPROM-based programmable logic devices (PLDs) built on second-gene
EPM7064AETI100-7 INTEL

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP100, TQFP-100
EPM7064AETI100-7N INTEL

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP100, TQFP-100
EPM7064AETI44-5 ALTERA

获取价格

EE PLD, 5ns, 64-Cell, CMOS, PQFP44
EPM7064AETI44-7 ALTERA

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP44, TQFP-44