5秒后页面跳转
CYS25G0101DX PDF预览

CYS25G0101DX

更新时间: 2024-02-27 15:46:58
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
15页 214K
描述
SONET OC-48 Transceiver

CYS25G0101DX 技术参数

生命周期:Active包装说明:BGA, BGA100,10X10,40
Reach Compliance Code:compliant风险等级:5.82
JESD-30 代码:S-PBGA-B100端子数量:100
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:BGA
封装等效代码:BGA100,10X10,40封装形状:SQUARE
封装形式:GRID ARRAY电源:1.5,3.3 V
认证状态:Not Qualified子类别:ATM/SONET/SDH ICs
表面贴装:YES技术:BICMOS
电信集成电路类型:ATM/SONET/SDH TRANSCEIVER温度等级:COMMERCIAL
端子形式:BALL端子节距:1 mm
端子位置:BOTTOMBase Number Matches:1

CYS25G0101DX 数据手册

 浏览型号CYS25G0101DX的Datasheet PDF文件第1页浏览型号CYS25G0101DX的Datasheet PDF文件第2页浏览型号CYS25G0101DX的Datasheet PDF文件第3页浏览型号CYS25G0101DX的Datasheet PDF文件第5页浏览型号CYS25G0101DX的Datasheet PDF文件第6页浏览型号CYS25G0101DX的Datasheet PDF文件第7页 
CYS25G0101DX  
Pin Descriptions  
CYS25G0101DX OC-48 SONET Transceiver  
Pin Name I/O Characteristics  
Transmit Path Signals  
Signal Description  
TXD[15:0]  
HSTL inputs,  
Parallel Transmit Data Inputs. A 16-bit word, sampled by TXCLKI. TXD[15] is the most  
sampled by TXCLKIsignificant bit (the first bit transmitted).  
TXCLKI  
HSTL Clock input Parallel Transmit Data Input Clock. The TXCLKI is used to transfer the data into the input  
register of the serializer. The TXCLKI samples the data, TXD [15:0], on the rising edge of  
the clock cycle.  
TXCLKO  
VREF  
HSTL Clock output Transmit Clock Output. Divide by 16 of the selected transmit bit-rate clock. It can be used  
to coordinate byte-wide transfers between upstream logic and the CYS25G0101DX.  
Input Analog  
Reference  
Reference Voltage for HSTL Parallel Input Bus. VDDQ/2.[3]  
Receive Path Signals  
RXD[15:0]  
HSTL output,  
synchronous  
Parallel Receive Data Output. These outputs change following RXCLK. RXD[15] is the  
most significant bit of the output word, and is received first on the serial interface.  
RXCLK  
HSTL Clock output Receive Clock Output. Divide by 16 of the bit-rate clock extracted from the received serial  
stream. RXD [15:0] is clocked out on the falling edge of the RXCLK.  
CM_SER  
RXCN1  
RXCN2  
RXCP1  
RXCP2  
Analog  
Analog  
Analog  
Analog  
Analog  
Common Mode Termination. Capacitor shunt to VSS for common mode noise.  
Receive Loop Filter Capacitor (Negative)  
Receive Loop Filter Capacitor (Negative)  
Receive Loop Filter Capacitor (Positive)  
Receive Loop Filter Capacitor (Positive)  
Device Control and Status Signals  
REFCLK±  
Differential LVPECL Reference Clock. This clock input is used as the timing reference for the transmit and  
input  
receive PLLs. A derivative of this input clock may also be used to clock the transmit parallel  
interface. The reference clock is internally biased allowing for an AC-coupled clock signal.  
LFI  
LVTTL output  
Line Fault Indicator. When LOW, this signal indicates that the selected receive data  
stream has been detected as invalid by either a LOW input on SD, or by the receive VCO  
being operated outside its specified limits.  
RESET  
LVTTL input  
LVTTL input  
Reset for all logic functions except the transmit FIFO.  
LOCKREF  
Receive PLL Lock to Reference. When LOW, the receive PLL locks to REFCLK instead  
of the received serial data stream.  
SD  
LVTTL input  
Signal Detect. When LOW, the receive PLL locks to REFCLK instead of the received serial  
data stream. The SD is to be connected to an external optical module to indicate a loss of  
received optical power.  
FIFO_ERR  
LVTTL output  
Transmit FIFO Error. When HIGH the transmit FIFO has either under or overflowed. When  
this occurs, the FIFOs internalclearing mechanism willclear the FIFO within 9clock cycles.  
In addition, FIFO_RST must be activated at device power-up to ensure that the in and out  
pointers of the FIFO are set to maximum separation.  
FIFO_RST  
PWRDN  
LVTTL input  
LVTTL input  
Transmit FIFO Reset. When LOW, the in and out pointers of the transmit FIFO are set to  
maximum separation. FIFO_RST must be activated at device power-up to ensure that the  
in and out pointers of the FIFO are set to maximum separation. When the FIFO is being  
reset, the output data is a 1010... pattern.  
Device Power Down. When LOW, the logic and drivers are all disabled and placed into a  
standby condition where only minimal power is dissipated.  
Loop Control Signals  
DIAGLOOP LVTTL input  
Diagnostic Loopback Control. When HIGH, transmit data is routed through the receive  
clock and data recovery and presented at the RXD[15:0] outputs. When LOW, received  
serial data is routed through the receive clock and data recovery and presented at the  
RXD[15:0] outputs.  
Note:  
3.  
VREF equals to (VCC 1.33)V if interfacing to a parallel LVPECL interface.  
Document #: 38-02009 Rev. *J  
Page 4 of 15  

与CYS25G0101DX相关器件

型号 品牌 描述 获取价格 数据表
CYS25G0101DX_07 CYPRESS SONET OC-48 Transceiver

获取价格

CYS25G0101DX_10 CYPRESS SONET OC-48 Transceiver

获取价格

CYS25G0101DX-AEXC CYPRESS Transceiver, 1-Func, BICMOS, PQFP120, 14 X 14 MM, 1 MM HEIGHT, LEAD FREE, MS-026, TQFP-120

获取价格

CYS25G0101DX-ATC CYPRESS SONET OC-48 Transceiver

获取价格

CYS25G0101DX-ATI CYPRESS SONET OC-48 Transceiver

获取价格

CYS25G0101DX-ATXC CYPRESS SONET OC-48 Transceiver

获取价格