5秒后页面跳转
CY7C2663KV18 PDF预览

CY7C2663KV18

更新时间: 2024-11-07 12:23:15
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器
页数 文件大小 规格书
31页 871K
描述
144-Mbit QDR® II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

CY7C2663KV18 数据手册

 浏览型号CY7C2663KV18的Datasheet PDF文件第2页浏览型号CY7C2663KV18的Datasheet PDF文件第3页浏览型号CY7C2663KV18的Datasheet PDF文件第4页浏览型号CY7C2663KV18的Datasheet PDF文件第5页浏览型号CY7C2663KV18的Datasheet PDF文件第6页浏览型号CY7C2663KV18的Datasheet PDF文件第7页 
CY7C2663KV18, CY7C2665KV18  
144-Mbit QDR® II+ SRAM Four-Word Burst  
Architecture (2.5 Cycle Read Latency) with ODT  
144-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT  
Features  
Configurations  
Separate independent read and write data ports  
Supports concurrent transactions  
With Read Cycle Latency of 2.5 cycles:  
CY7C2663KV18: 8 M × 18  
550-MHz clock for high bandwidth  
CY7C2665KV18: 4 M × 36  
Four-word burst for reducing address bus frequency  
Functional Description  
Double data rate (DDR) interfaces on both read and write ports  
(data transferred at 1100 MHz) at 550 MHz  
The CY7C2663KV18, and CY7C2665KV18 are 1.8 V  
synchronous pipelined SRAMs, equipped with QDR II+  
architecture. Similar to QDR II architecture, QDR II+ architecture  
consists of two separate ports: the read port and the write port to  
access the memory array. The read port has dedicated data  
outputs to support read operations and the write port has  
dedicated data inputs to support write operations. QDR II+  
architecture has separate data inputs and data outputs to  
completely eliminate the need to “turnaround” the data bus that  
exists with common I/O devices. Each port is accessed through  
a common address bus. Addresses for read and write addresses  
are latched on alternate rising edges of the input (K) clock.  
Accesses to the QDR II+ read and write ports are completely  
independent of one another. To maximize data throughput, both  
read and write ports are equipped with DDR interfaces. Each  
address location is associated with four 18-bit words  
(CY7C2663KV18), or 36-bit words (CY7C2665KV18) that burst  
sequentially into or out of the device. Because data is transferred  
into and out of the device on every rising edge of both input  
clocks (K and K), memory bandwidth is maximized while  
simplifying system design by eliminating bus “turn arounds”.  
Available in 2.5-clock cycle latency  
Two input clocks (K and K) for precise DDR timing  
Static random access memory (SRAM) uses rising edges  
only  
Echo clocks (CQ and CQ) simplify data capture in high-speed  
systems  
Data valid pin (QVLD) to indicate valid data on the output  
On-die termination (ODT) feature  
Supported for D[x:0], BWS[x:0], and K/K inputs  
Single multiplexed address input bus latches address inputs  
for read and write ports  
Separate port selects for depth expansion  
Synchronous internally self-timed writes  
Quad data rate (QDR®) II+ operates with 2.5-cycle read latency  
when DOFF is asserted high  
OperatessimilartoQDRIdevicewith1cyclereadlatencywhen  
DOFF is asserted low  
These devices have an ODT feature supported for D[x:0]  
,
BWS[x:0], and K/K inputs, which helps eliminate external  
termination resistors, reduce cost, reduce board area, and  
simplify board routing.  
Available in × 18, and × 36 configurations  
Full data coherency, providing most current data  
[1]  
Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD  
Supports both 1.5 V and 1.8 V I/O supply  
Depth expansion is accomplished with port selects, which  
enables each port to operate independently.  
All synchronous inputs pass through input registers controlled by  
the K or K input clocks. All data outputs pass through output  
registers controlled by the K or K input clocks. Writes are  
conducted with on-chip synchronous self-timed write circuitry.  
High-speed transceiver logic (HSTL) inputs and variable drive  
HSTL output buffers  
Available in 165-ball fine-pitch ball grid array (FBGA) package  
(15 ×17 ×1.4 mm)  
Offered in both Pb-free and non Pb-free packages  
JTAG 1149.1 compatible test access port  
Phase locked loop (PLL) for accurate data placement  
Selection Guide  
Description  
Maximum operating frequency  
Maximum operating current  
550 MHz  
550  
1090  
450 MHz Unit  
450  
940  
MHz  
mA  
× 18  
× 36  
1520  
1290  
Note  
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V  
= 1.4 V to V  
.
DD  
DDQ  
Cypress Semiconductor Corporation  
Document Number: 001-44141 Rev. *K  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised October 26, 2012  

与CY7C2663KV18相关器件

型号 品牌 获取价格 描述 数据表
CY7C2663KV18-450BZI CYPRESS

获取价格

QDR SRAM, 8MX18, 0.45ns, CMOS, PBGA165, FBGA-165
CY7C2663KV18-450BZI INFINEON

获取价格

Synchronous SRAM
CY7C2663KV18-450BZXC INFINEON

获取价格

Synchronous SRAM
CY7C2663KV18-550BZI INFINEON

获取价格

Synchronous SRAM
CY7C2663KV18-550BZXC INFINEON

获取价格

Synchronous SRAM
CY7C2663KV18-550BZXI INFINEON

获取价格

Synchronous SRAM
CY7C266-45DC CYPRESS

获取价格

OTP ROM, 8KX8, 45ns, CMOS, CDIP28, 0.600 INCH, CERDIP-28
CY7C266-45DI CYPRESS

获取价格

OTP ROM, 8KX8, 45ns, CMOS, CDIP28, 0.600 INCH, CERDIP-28
CY7C266-45DMB ETC

获取价格

EPROM|8KX8|CMOS|DIP|28PIN|CERAMIC
CY7C266-45LMB ETC

获取价格

x8 EPROM