CY7C1484BV33
72-Mbit (2 M × 36)
Pipelined DCD Sync SRAM
72-Mbit (2
M × 36) Pipelined DCD Sync SRAM
Features
Functional Description
■ Supports bus operation up to 250 MHz
■ Available speed grade is 250 MHz
The CY7C1484BV33 SRAM integrates 2 M × 36 SRAM cells with
advanced synchronous peripheral circuitry and a 2-bit counter
for internal burst operation. All synchronous inputs are gated by
registers controlled by a positive edge triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs, address pipelining Chip Enable (CE1), depth expansion
Chip Enables (CE2 and CE3), Burst Control inputs (ADSC,
ADSP, and ADV), Write Enables (BWX, and BWE), and Global
Write (GW). Asynchronous inputs include the Output Enable
(OE) and the ZZ pin.
■ Registered inputs and outputs for pipelined operation
■ Optimal for performance (double cycle deselect)
■ Depth expansion without wait state
■ 3.3 V core power supply (VDD
■ 2.5 V and 3.3 V I/O operation
)
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or Address
■ Fast clock to output times
❐ 3.0 ns (for 250 MHz device)
Strobe Controller
addresses can be internally generated as controlled by the
Advance pin (ADV).
(
) are active. Subsequent burst
ADSC
■ Provide high performance 3-1-1-1 access rate
■ User selectable burst counter supporting Intel® Pentium®
interleaved or linear burst sequences
Address, data inputs, and write controls are registered on-chip
to initiate a self timed write cycle. This part supports byte write
operations (see Pin Definitions on page 5 and Truth Table on
page 8 for more information). Write cycles can be one to four
bytes wide as controlled by the byte write control inputs. GW
active LOW causes all bytes to be written. This device
incorporates an additional pipelined enable register, which
delays turning off the output buffers an additional cycle when a
deselect is executed. This feature allows depth expansion
without penalizing system performance.
■ Separate processor and controller address strobes
■ Synchronous self timed writes
■ Asynchronous output enable
■ CY7C1484BV33 available in Pb-free 165-ball FBGA package
■ IEEE 1149.1 JTAG compatible boundary scan
■ “ZZ” sleep mode option
The CY7C1484BV33 operates from a +3.3 V core power supply
while all outputs operate with a +3.3 V or a +2.5 V supply. All
inputs and outputs are JEDEC standard JESD8-5 compatible.
Selection Guide
Description
Maximum Access Time
250 MHz Unit
3.0
500
120
ns
Maximum Operating Current
mA
mA
Maximum CMOS Standby Current
Cypress Semiconductor Corporation
Document Number: 001-75351 Rev. *B
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised January 9, 2013