5秒后页面跳转
CY7C1460AV25-250AXCT PDF预览

CY7C1460AV25-250AXCT

更新时间: 2024-11-07 20:04:43
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器内存集成电路
页数 文件大小 规格书
27页 485K
描述
ZBT SRAM, 1MX36, 2.6ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, PLASTIC, MS-026, TQFP-100

CY7C1460AV25-250AXCT 技术参数

生命周期:Obsolete零件包装代码:QFP
包装说明:LQFP,针数:100
Reach Compliance Code:unknownECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.52
最长访问时间:2.6 ns其他特性:PIPELINED ARCHITECTURE
JESD-30 代码:R-PQFP-G100JESD-609代码:e3/e4
长度:20 mm内存密度:37748736 bit
内存集成电路类型:ZBT SRAM内存宽度:36
功能数量:1端子数量:100
字数:1048576 words字数代码:1000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:1MX36
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL认证状态:Not Qualified
座面最大高度:1.6 mm最大供电电压 (Vsup):2.625 V
最小供电电压 (Vsup):2.375 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN/NICKEL PALLADIUM GOLD
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD宽度:14 mm
Base Number Matches:1

CY7C1460AV25-250AXCT 数据手册

 浏览型号CY7C1460AV25-250AXCT的Datasheet PDF文件第2页浏览型号CY7C1460AV25-250AXCT的Datasheet PDF文件第3页浏览型号CY7C1460AV25-250AXCT的Datasheet PDF文件第4页浏览型号CY7C1460AV25-250AXCT的Datasheet PDF文件第5页浏览型号CY7C1460AV25-250AXCT的Datasheet PDF文件第6页浏览型号CY7C1460AV25-250AXCT的Datasheet PDF文件第7页 
CY7C1460AV25  
CY7C1462AV25  
CY7C1464AV25  
36-Mbit (1M x 36/2M x 18/512K x 72)  
Pipelined SRAM with NoBL™ Architecture  
Functional Description  
Features  
• Pin-compatible and functionally equivalent to ZBT™  
• Supports 250-MHz bus operations with zero wait states  
— Available speed grades are 250, 200 and 167 MHz  
The CY7C1460AV25/CY7C1462AV25/CY7C1464AV25 are  
2.5V, 1M x 36/2M x 18/512 x 72 Synchronous pipelined burst  
SRAMs with No Bus Latency™ (NoBL™) logic, respectively.  
They are designed to support unlimited true back-to-back  
Read/Write operations with no wait states. The  
• Internally self-timed output buffer control to eliminate  
the need to use asynchronous OE  
CY7C1460AV25/CY7C1462AV25/CY7C1464AV25  
are  
equipped with the advanced (NoBL) logic required to enable  
consecutive Read/Write operations with data being trans-  
ferred on every clock cycle. This feature dramatically improves  
the throughput of data in systems that require frequent  
• Fully registered (inputs and outputs) for pipelined  
operation  
• Byte Write capability  
• 2.5V core power supply  
Write/Read  
transitions.  
The  
CY7C1460AV25/CY7C1462AV25/CY7C1464AV25  
pin-compatible and functionally equivalent to ZBT devices.  
are  
• 2.5V/1.8V I/O power supply  
• Fast clock-to-output times  
— 2.6 ns (for 250-MHz device)  
• Clock Enable (CEN) pin to suspend operation  
• Synchronous self-timed writes  
All synchronous inputs pass through input registers controlled  
by the rising edge of the clock. All data outputs pass through  
output registers controlled by the rising edge of the clock. The  
clock input is qualified by the Clock Enable (CEN) signal,  
which when deasserted suspends operation and extends the  
previous clock cycle. Write operations are controlled by the  
Byte Write Selects (BWa–BWh for CY7C1464AV25,  
BWa–BWd for CY7C1460AV25 and BWa–BWb for  
CY7C1462AV25) and a Write Enable (WE) input. All writes are  
conducted with on-chip synchronous self-timed write circuitry.  
• CY7C1460AV25, CY7C1462AV25 available in  
JEDEC-standard lead-free 100-pin TQFP package,  
lead-free and non-lead-free 165-ball FBGA package.  
CY7C1464AV25 available in lead-free and non-lead-free  
209-ball FBGA package  
• IEEE 1149.1 JTAG-Compatible Boundary Scan  
• Burst capability—linear or interleaved burst order  
• “ZZ” Sleep Mode option and Stop Clock option  
Three synchronous Chip Enables (CE1, CE2, CE3) and an  
asynchronous Output Enable (OE) provide for easy bank  
selection and output three-state control. In order to avoid bus  
contention, the output drivers are synchronously three-stated  
during the data portion of a write sequence.  
Logic Block Diagram–CY7C1460AV25 (1M x 36)  
ADDRESS  
REGISTER 0  
A0, A1, A  
A1  
A0  
A1'  
A0'  
D1  
D0  
Q1  
Q0  
BURST  
LOGIC  
MODE  
C
ADV/LD  
C
CLK  
CEN  
WRITE ADDRESS  
REGISTER 1  
WRITE ADDRESS  
REGISTER 2  
O
O
S
U
D
A
T
U
T
P
T
P
E
N
S
U
T
U
T
ADV/LD  
A
E
WRITE REGISTRY  
AND DATA COHERENCY  
CONTROL LOGIC  
R
E
G
I
MEMORY  
ARRAY  
B
U
F
S
T
E
E
R
I
DQs  
DQP  
DQP  
DQP  
DQP  
WRITE  
DRIVERS  
BW  
BW  
a
a
b
c
d
A
M
P
b
BW  
BW  
c
S
T
E
R
S
F
d
E
R
S
S
WE  
E
E
N
G
INPUT  
REGISTER 1  
INPUT  
REGISTER 0  
E
E
OE  
READ LOGIC  
CE1  
CE2  
CE3  
SLEEP  
CONTROL  
ZZ  
Cypress Semiconductor Corporation  
Document #: 38-05354 Rev. *D  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised June 22, 2006  
[+] Feedback  

CY7C1460AV25-250AXCT 替代型号

型号 品牌 替代类型 描述 数据表
CY7C1440AV33-250AXCT CYPRESS

类似代替

Cache SRAM, 1MX36, 2.6ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, MS-026, TQ
CY7C1460AV25-250AXC CYPRESS

类似代替

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined

与CY7C1460AV25-250AXCT相关器件

型号 品牌 获取价格 描述 数据表
CY7C1460AV25-250AXI CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV25-250BZC CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV25-250BZI CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV25-250BZXC CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV25-250BZXI CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV33 CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV33_06 CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined
CY7C1460AV33_11 CYPRESS

获取价格

36-Mbit (1 M x 36/2 M x 18) Pipelined SRAM with NoBL Architecture
CY7C1460AV33_12 CYPRESS

获取价格

36-Mbit (1 M × 36/2 M × 18) Pipelined SRAM
CY7C1460AV33-167 CYPRESS

获取价格

36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined