5秒后页面跳转
CY7C1372C-200BZC PDF预览

CY7C1372C-200BZC

更新时间: 2024-09-18 21:56:31
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器
页数 文件大小 规格书
27页 678K
描述
512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture

CY7C1372C-200BZC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:13 X 15 MM, 1.20 MM HEIGHT, FBGA-165
针数:165Reach Compliance Code:compliant
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.9最长访问时间:3 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):200 MHz
I/O 类型:COMMONJESD-30 代码:R-PBGA-B165
JESD-609代码:e0长度:15 mm
内存密度:18874368 bit内存集成电路类型:ZBT SRAM
内存宽度:18湿度敏感等级:3
功能数量:1端子数量:165
字数:1048576 words字数代码:1000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:1MX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TBGA封装等效代码:BGA165,11X15,40
封装形状:RECTANGULAR封装形式:GRID ARRAY, THIN PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):220
电源:2.5/3.3,3.3 V认证状态:Not Qualified
座面最大高度:1.2 mm最大待机电流:0.06 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.3 mA最大供电电压 (Vsup):3.63 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:13 mm

CY7C1372C-200BZC 数据手册

 浏览型号CY7C1372C-200BZC的Datasheet PDF文件第2页浏览型号CY7C1372C-200BZC的Datasheet PDF文件第3页浏览型号CY7C1372C-200BZC的Datasheet PDF文件第4页浏览型号CY7C1372C-200BZC的Datasheet PDF文件第5页浏览型号CY7C1372C-200BZC的Datasheet PDF文件第6页浏览型号CY7C1372C-200BZC的Datasheet PDF文件第7页 
CY7C1370C  
CY7C1372C  
512K x 36/1M x 18 Pipelined SRAM  
with NoBL™ Architecture  
Features  
Functional Description  
The CY7C1370C and CY7C1372C are 3.3V, 512K x 36 and  
• Pin-compatible and functionally equivalent to ZBT™  
• Supports 250-MHz bus operations with zero wait states  
1M x 18 Synchronous pipelined burst SRAMs with No Bus  
Latency™ (NoBL) logic, respectively. They are designed to  
support unlimited true back-to-back Read/Write operations  
with no wait states. The CY7C1370C and CY7C1372C are  
equipped with the advanced (NoBL) logic required to enable  
consecutive Read/Write operations with data being trans-  
ferred on every clock cycle. This feature dramatically improves  
the throughput of data in systems that require frequent  
Write/Read transitions. The CY7C1370C and CY7C1372C are  
pin compatible and functionally equivalent to ZBT devices.  
— Available speed grades are 250, 225, 200 and  
167 MHz  
• Internally self-timed output buffer control to eliminate  
the need to use asynchronous OE  
• Fully registered (inputs and outputs) for pipelined  
operation  
• Byte Write capability  
• Single 3.3V power supply  
All synchronous inputs pass through input registers controlled  
by the rising edge of the clock. All data outputs pass through  
output registers controlled by the rising edge of the clock. The  
clock input is qualified by the Clock Enable (CEN) signal,  
which when deasserted suspends operation and extends the  
previous clock cycle.  
Write operations are controlled by the Byte Write Selects  
(BWa–BWd for CY7C1370C and BWa–BWb for CY7C1372C)  
and a Write Enable (WE) input. All writes are conducted with  
on-chip synchronous self-timed write circuitry.  
Three synchronous Chip Enables (CE1, CE2, CE3) and an  
asynchronous Output Enable (OE) provide for easy bank  
selection and output three-state control. In order to avoid bus  
contention, the output drivers are synchronously three-stated  
during the data portion of a write sequence.  
• 3.3V/2.5V I/O power supply  
• Fast clock-to-output times  
— 2.6 ns (for 250-MHz device)  
— 2.8 ns (for 225-MHz device)  
— 3.0 ns (for 200-MHz device)  
— 3.4 ns (for 167-MHz device)  
• Clock Enable (CEN) pin to suspend operation  
• Synchronous self-timed writes  
• Available in 100 TQFP, 119 BGA, and 165 fBGA  
packages  
• IEEE 1149.1 JTAG Boundary Scan  
• Burst capability—linear or interleaved burst order  
• “ZZ” Sleep Mode option and Stop Clock option  
Logic Block Diagram-CY7C1370C (512K x 36)  
ADDRESS  
REGISTER 0  
A0, A1, A  
A1  
A0  
A1'  
A0'  
D1  
D0  
Q1  
Q0  
BURST  
LOGIC  
MODE  
C
ADV/LD  
C
CLK  
CEN  
WRITE ADDRESS  
REGISTER 1  
WRITE ADDRESS  
REGISTER 2  
O
O
S
U
D
A
T
U
T
P
T
P
E
N
S
U
T
U
T
ADV/LD  
A
E
WRITE REGISTRY  
AND DATA COHERENCY  
CONTROL LOGIC  
R
E
G
I
MEMORY  
ARRAY  
B
U
F
S
T
E
E
R
I
DQs  
DQP  
DQP  
DQP  
DQP  
WRITE  
DRIVERS  
BW  
BW  
a
a
b
c
d
A
M
P
b
BW  
BW  
c
S
T
E
R
S
F
d
E
R
S
S
WE  
E
E
N
G
INPUT  
REGISTER 1  
INPUT  
REGISTER 0  
E
E
OE  
READ LOGIC  
CE1  
CE2  
CE3  
SLEEP  
CONTROL  
ZZ  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-05233 Rev. *D  
Revised June 03, 2004  

与CY7C1372C-200BZC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1372C-200BZI CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-225AC CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-225AI CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-225BGC CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-225BGI CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-225BZC CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-225BZI CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-250AC CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-250AI CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture
CY7C1372C-250BGC CYPRESS

获取价格

512K x 36/1M x 18 Pipelined SRAM with NoBL Architecture