5秒后页面跳转
CY2SSTV16857ZI PDF预览

CY2SSTV16857ZI

更新时间: 2024-11-20 04:13:23
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 触发器逻辑集成电路电视光电二极管PC
页数 文件大小 规格书
8页 144K
描述
14-Bit Registered Buffer PC2700-/PC3200-Compliant

CY2SSTV16857ZI 技术参数

是否Rohs认证: 不符合生命周期:Transferred
零件包装代码:TSSOP包装说明:0.240 INCH, MO-153, TSSOP2-48
针数:48Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:5.25
系列:SSTVJESD-30 代码:R-PDSO-G48
JESD-609代码:e0长度:12.4965 mm
逻辑集成电路类型:D FLIP-FLOP位数:14
功能数量:1端子数量:48
最高工作温度:85 °C最低工作温度:-40 °C
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP48,.3,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):240电源:2.5 V
传播延迟(tpd):2.8 ns认证状态:Not Qualified
座面最大高度:1.1 mm子类别:Other Logic ICs
最大供电电压 (Vsup):2.7 V最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
触发器类型:POSITIVE EDGE宽度:6.096 mm
最小 fmax:200 MHz

CY2SSTV16857ZI 数据手册

 浏览型号CY2SSTV16857ZI的Datasheet PDF文件第2页浏览型号CY2SSTV16857ZI的Datasheet PDF文件第3页浏览型号CY2SSTV16857ZI的Datasheet PDF文件第4页浏览型号CY2SSTV16857ZI的Datasheet PDF文件第5页浏览型号CY2SSTV16857ZI的Datasheet PDF文件第6页浏览型号CY2SSTV16857ZI的Datasheet PDF文件第7页 
CY2SSTV16857  
14-Bit Registered Buffer  
PC2700-/PC3200-Compliant  
When RESET is LOW, the differential input receivers are  
disabled, and undriven (floating) data, clock, and REF voltage  
inputs are allowed. In addition, when RESET is LOW, all  
registers are reset and all outputs force to the LOW state. The  
LVCMOS RESET input must always be held at a valid logic  
HIGH or LOW level.  
Features  
• Differential Clock Inputs up to 280 MHz  
• Supports LVTTL switching levels on the RESET pin  
• Output drivers have controlled edge rates, so no  
external resistors are required  
To ensure defined outputs from the register before a stable  
clock has been supplied, RESET must be held in the LOW  
state during power-up.  
• Two KV ESD protection  
• Latch-upperformanceexceeds 100 mA: JESD78, Class II  
In the DDR registered DIMM application, RESET is specified  
to be completely asynchronous with respect to CLK and CLK.  
Therefore, no timing relationship can be guaranteed between  
the two. When entering reset, the register will be cleared and  
the outputs will be driven LOW quickly, relative to the time to  
disable the differential input receivers, thus ensuring no  
glitches on the output. However, when coming out of reset, the  
register will become active quickly, relative to the time to  
enable the differential input receivers. As long as the data  
inputs are low, and the clock is stable during the time from the  
LOW-to-HIGH transition of RESET until the input receivers are  
fully enabled, the design must ensure that the outputs will  
remain LOW.  
• Conforms to JEDEC STD (JESD82-3) for buffered DDR  
DIMMs  
• 48-pin TSSOP  
Description  
This 14-bit registered buffer is designed specifically for 2.3V to  
2.7V VDD operation and is characterized for operation from  
0°C to + 85°C.  
All inputs are compatible with the JEDEC Standard for  
SSTL_2, except the LVCMOS reset (RESET) input. All outputs  
are SSTL_2, Class II-compatible.  
The SSTV16857 operates from a differential clock (CLK and  
CLK). Data is measured at the crossing of CLK going HIGH,  
and CLK going LOW.  
Pin Configuration  
Block Diagram  
Q1  
Q2  
VSS  
VDDQ  
Q3  
D1  
1
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
RESET  
2
D2  
3
VSS  
VDD  
D3  
4
CLK  
CLK  
5
Q4  
Q5  
6
D4  
D5  
7
VSS  
VDDQ  
Q6  
D6  
8
VREF  
9
D7  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
CLK  
CLK  
VDD  
VSS  
VREF  
RESET  
D8  
D1  
Q7  
1D  
VDDQ  
VSS  
Q8  
C1  
Q1  
Q9  
VDDQ  
VSS  
Q10  
Q11  
Q12  
VDDQ  
VSS  
Q13  
Q14  
R
D9  
D10  
D11  
D12  
VDD  
VSS  
D13  
D14  
To 13 Other Channels  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-07443 Rev. *D  
Revised January 12, 2005  

CY2SSTV16857ZI 替代型号

型号 品牌 替代类型 描述 数据表
SN74SSTVF16857GR TI

功能相似

14 BIT REGISTERED BUFFER WITH SSTL 2 INPUT AND OUTPUTS

与CY2SSTV16857ZI相关器件

型号 品牌 获取价格 描述 数据表
CY2SSTV16857ZIT SPECTRALINEAR

获取价格

14-Bit Regstered Buffer PC2700-/PC3200-Compliant
CY2SSTV16857ZIT CYPRESS

获取价格

14-Bit Registered Buffer PC2700-/PC3200-Compliant
CY2SSTV16857ZIT SILICON

获取价格

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 14-Bit, True Output, PDSO48, 0.
CY2SSTV16857ZXC CYPRESS

获取价格

14-Bit Registered Buffer PC2700-/PC3200-Compliant
CY2SSTV16857ZXC SPECTRALINEAR

获取价格

14-Bit Regstered Buffer PC2700-/PC3200-Compliant
CY2SSTV16857ZXC SILICON

获取价格

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 14-Bit, True Output, PDSO48, 0.
CY2SSTV16857ZXCT SPECTRALINEAR

获取价格

14-Bit Regstered Buffer PC2700-/PC3200-Compliant
CY2SSTV16857ZXCT SILICON

获取价格

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 14-Bit, True Output, PDSO48, 0.
CY2SSTV16857ZXCT CYPRESS

获取价格

14-Bit Registered Buffer PC2700-/PC3200-Compliant
CY2SSTV16857ZXI SPECTRALINEAR

获取价格

14-Bit Regstered Buffer PC2700-/PC3200-Compliant