CM2009
VGA Port Companion
Circuit
Product Description
The CM2009 connects between a video graphics controller
embedded in a PC, graphics adapter card or set top box and the VGA
or DVI−I port connector. The CM2009 incorporates ESD protection
for all signals, level shifting for the DDC signals and buffering for the
SYNC signals. ESD protection for the video, DDC and SYNC lines is
implemented with low−capacitance current steering diodes.
All ESD diodes are designed to safely handle the high current spikes
specified by IEC−61000−4−2 Level 4 ( 8 kV contact discharge if
http://onsemi.com
QSOP16
QR SUFFIX
CASE 492
C
BYP
is present, 4 kV if not). The ESD protection for the DDC signal
pins are designed to prevent “back current” when the device is
powered down while connected to a monitor that is powered up.
Separate positive supply rails are provided for the VIDEO, DDC
and SYNC channels to facilitate interfacing with low voltage video
controller ICs to provide design flexibility in multi−supply−voltage
environments.
Two non−inverting drivers provide buffering for the HSYNC and
VSYNC signals from the video controller IC (SYNC1, SYNC2).
These buffers accept TTL input levels and convert them to CMOS
MARKING DIAGRAM
CMD YYWW
CM2009
0xQR
output levels that swing between Ground and V
typically 5 V. Additionally, each driver has a series termination resistor
(R ) connected to the SYNC_OUT pin, eliminating the external
T
, which is
CM2009 0xQR = Specific Device Code
CC_SYNC
YY
= Year
WW
= Work Week
termination resistors typically required for the HSYNC and VSYNC
lines of the video cable. There are three versions with different values
ORDERING INFORMATION
of R to allow termination at typically 65 W (CM2009−00) or 15 W
T
†
Device
Package
Shipping
(CM2009−02).
The 15 W (CM2009−02) version will typically require two external
resistors which can be chosen to exactly match the characteristic
impedance of the SYNC lines of the video cable.
Two N−channel MOSFETs provide the level shifting function
required when the DDC controller is operated at a lower supply
voltage than the monitor. The gate terminals for these MOSFETS
CM2009−00QR
QSOP−16 2500/Tape & Reel
(Pb−Free)
CM2009−02QR
QSOP−16 2500/Tape & Reel
(Pb−Free)
†For information on tape and reel specifications,
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specification
Brochure, BRD8011/D.
(V ) should be connected to the supply rail (typically 3.3 V)
CC_DDC
that supplies power to the transceivers of the DDC controller.
Features
• Includes ESD Protection, Level−Shifting, Buffering and
Sync Impedance Matching
• 7 Channels of ESD Protection for all VGA Port
Connector Pins Meeting IEC−61000−4−2 Level 4 ESD
Requirements ( 8 kV Contact Discharge)
• 5 V Drivers for HSYNC and VSYNC Lines
• Integrated Impedance Matching Resistors on Sync Lines
• Bi−directional Level Shifting N−Channel FETs
Provided for DDC_CLK & DDC_DATA Channels
• Backdrive Protection on DDC Lines
• Compact 16−Lead QSOP Package
• These Devices are Pb−Free and are RoHS Compliant
• Very Low Loading Capacitance from ESD Protection
Diodes on VIDEO Lines (4 pF Maximum)
Applications
• VGA and DVI−I Ports in:
♦ Desktop and Notebook PCs
♦ Graphics Cards
♦ Set Top Boxes
© Semiconductor Components Industries, LLC, 2012
1
Publication Order Number:
May, 2012 − Rev. 5
CM2009/D