5秒后页面跳转
CDCV857 PDF预览

CDCV857

更新时间: 2024-11-17 21:55:27
品牌 Logo 应用领域
德州仪器 - TI 时钟驱动器
页数 文件大小 规格书
12页 176K
描述
2.5-V PHASE LOCK LOOP CLOCK DRIVER

CDCV857 数据手册

 浏览型号CDCV857的Datasheet PDF文件第2页浏览型号CDCV857的Datasheet PDF文件第3页浏览型号CDCV857的Datasheet PDF文件第4页浏览型号CDCV857的Datasheet PDF文件第5页浏览型号CDCV857的Datasheet PDF文件第6页浏览型号CDCV857的Datasheet PDF文件第7页 
CDCV857  
2.5-V PHASE LOCK LOOP CLOCK DRIVER  
SCAS645A – AUGUST 2000 – REVISED OCTOBER 2000  
DGG PACKAGE  
(TOP VIEW)  
Phase-Lock Loop Clock Driver for Double  
Data-Rate Synchronous DRAM  
Applications  
GND  
Y0  
GND  
Y5  
1
48  
47  
46  
45  
44  
Spread Spectrum Clock Compatible  
Operating Frequency: 60 to 200 MHz  
Low Jitter (cyc–cyc): ±75 ps  
2
Y0  
Y5  
3
V
V
4
DDQ  
Y1  
DDQ  
Y6  
5
Distributes One Differential Clock Input to  
Ten Differential Outputs  
Y1  
GND  
GND  
Y2  
6
43 Y6  
7
42 GND  
41 GND  
40 Y7  
Three-State Outputs When the Input  
Differential Clocks Are <20 MHz  
8
9
Operates From Dual 2.5-V Supplies  
48-Pin TSSOP Package  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
Y2  
Y7  
V
V
DDQ  
DDQ  
Consumes < 200-µA Quiescent Current  
V
PWRDWN  
FBIN  
DDQ  
CLK  
External Feedback PIN (FBIN, FBIN) Are  
Used to Synchronize the Outputs to the  
Input Clocks  
CLK  
FBIN  
V
V
DDQ  
DDQ  
AV  
FBOUT  
FBOUT  
GND  
Y8  
DD  
description  
AGND  
GND  
Y3  
The CDCV857 is a high-performance, low-skew,  
low-jitter zero delay buffer that distributes a  
differential clock input pair (CLK, CLK) to ten  
differential pairs of clock outputs (Y[0:9], Y[0:9])  
and one differential pair of feedback clock output  
(FBOUT, FBOUT). The clock outputs are  
controlled by the clock inputs (CLK, CLK), the  
feedback clocks (FBIN, FBIN), and the analog  
Y3  
Y8  
V
V
DDQ  
Y4  
DDQ  
Y9  
Y4  
Y9  
GND  
GND  
power input (AV ). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When  
DD  
PWRDWNislow, alloutputsaredisabledtohighimpedancestate(3-state), andthePLLisshutdown(lowpower  
mode). The device also enters this low power mode when the input frequency falls below a suggested detection  
frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit will detect the low  
frequency condition and after applying a >20 MHz input signal this detection circuit turns on the PLL again and  
enables the outputs.  
When AV  
is strapped low, the PLL is turned off and bypassed for test purposes. The CDCV857 is also able  
DD  
to track spread spectrum clocking for reduced EMI.  
Since the CDCV857 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL.  
This stabilization time is required following power up. The CDCV857 is characterized for operation from 0°C  
to 85°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2000, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

CDCV857 替代型号

型号 品牌 替代类型 描述 数据表
CDCV857B TI

功能相似

2.5-V PHASE-LOCK LOOP CLOCK DRIVER

与CDCV857相关器件

型号 品牌 获取价格 描述 数据表
CDCV857_08 TI

获取价格

2.5-V PHASE LOCK LOOP CLOCK DRIVER
CDCV857A TI

获取价格

2.5-V PHASE LOCK LOOP CLOCK DRIVER
CDCV857AGQLR TI

获取价格

2.5V SSTL-II Phase Lock Loop Clock Driver for Double Data-Rate Synchronous DRAM Applicatio
CDCV857B TI

获取价格

2.5-V PHASE-LOCK LOOP CLOCK DRIVER
CDCV857BDGG TI

获取价格

2.5-V PHASE-LOCK LOOP CLOCK DRIVER
CDCV857BDGGG4 TI

获取价格

2.5 V Phase Lock Loop DDR Clock Driver 48-TSSOP 0 to 70
CDCV857BDGGR TI

获取价格

2.5-V PHASE-LOCK LOOP CLOCK DRIVER
CDCV857BDGGRG4 TI

获取价格

2.5 V Phase Lock Loop DDR Clock Driver 48-TSSOP 0 to 70
CDCV857BGQL TI

获取价格

857 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA56, PLAST
CDCV857BGQLR TI

获取价格

2.5-V PHASE-LOCK LOOP CLOCK DRIVER