5秒后页面跳转
ADN4665ARUZ PDF预览

ADN4665ARUZ

更新时间: 2024-01-07 15:58:17
品牌 Logo 应用领域
亚德诺 - ADI 线路驱动器或接收器驱动程序和接口接口集成电路光电二极管
页数 文件大小 规格书
12页 252K
描述
3 V, LVDS, Quad, CMOS Differential Line Driver

ADN4665ARUZ 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:ROHS COMPLIANT, MS-012AC, SOIC-16针数:16
Reach Compliance Code:unknown风险等级:5.48
差分输出:YES驱动器位数:4
输入特性:STANDARD接口集成电路类型:LINE DRIVER
接口标准:EIA-644; TIA-644JESD-30 代码:R-PDSO-G16
JESD-609代码:e3长度:9.9 mm
湿度敏感等级:1功能数量:1
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):225
座面最大高度:1.75 mm最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
最大传输延迟:2 ns宽度:3.9 mm
Base Number Matches:1

ADN4665ARUZ 数据手册

 浏览型号ADN4665ARUZ的Datasheet PDF文件第4页浏览型号ADN4665ARUZ的Datasheet PDF文件第5页浏览型号ADN4665ARUZ的Datasheet PDF文件第6页浏览型号ADN4665ARUZ的Datasheet PDF文件第8页浏览型号ADN4665ARUZ的Datasheet PDF文件第9页浏览型号ADN4665ARUZ的Datasheet PDF文件第10页 
ADN4665  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
D
1
2
3
4
5
6
7
8
16  
15  
14  
13  
V
CC  
IN1  
D
D
D
D
D
OUT1+  
IN4  
OUT1–  
EN  
OUT4+  
OUT4–  
ADN4665  
TOP VIEW  
(Not to Scale)  
D
D
12 EN  
OUT2–  
11  
10  
9
D
D
D
OUT2+  
OUT3–  
OUT3+  
IN3  
D
IN2  
GND  
Figure 7. Pin Configuration  
Table 4. Pin Function Descriptions  
Pin No.  
Mnemonic Description  
1
2
DIN1  
DOUT1+  
Driver Channel 1 Logic Input.  
Channel 1 Noninverting Output Current Driver. When DIN1 is high, current flows out of DOUT1+. When DIN1 is low,  
current flows into DOUT1+  
Channel 1 Inverting Output Current Driver. When DIN1 is high, current flows into DOUT1−. When DIN1 is low, current  
flows out of DOUT1−  
Active High Enable and Power-Down Input (3 V TTL/CMOS). If EN is held low or open circuit, EN enables the  
drivers when high and disables the drivers when low.  
Channel 2 Inverting Output Current Driver. When DIN2 is high, current flows into DOUT2−. When DIN2 is low, current  
.
3
4
5
6
DOUT1−  
EN  
.
DOUT2−  
DOUT2+  
flows out of DOUT2−  
Channel 2 Noninverting Output Current Driver. When DIN2 is high, current flows out of DOUT2+. When DIN2 is low,  
current flows into DOUT2+  
.
.
7
DIN2  
Driver Channel 2 Logic Input.  
8
9
GND  
DIN3  
Ground Reference Point for All Circuitry on the Part.  
Driver Channel 3 Logic Input.  
10  
DOUT3+  
Channel 3 Noninverting Output Current Driver. When DIN3 is high, current flows out of DOUT3+. When DIN3 is low,  
current flows into DOUT3+  
Channel 3 Inverting Output Current Driver. When DIN3 is high, current flows into DOUT3−. When DIN3 is low, current  
flows out of DOUT3−  
Active Low Enable and Power-Down Input with Pull-Down (3 V TTL/CMOS). If EN is held high, EN enables the  
drivers when low or open circuit and disables the drivers and powers down the device when high.  
Channel 4 Inverting Output Current Driver. When DIN4 is high, current flows into DOUT4−. When DIN4 is low, current  
.
11  
12  
13  
14  
DOUT3−  
EN  
.
DOUT4−  
DOUT4+  
flows out of DOUT4−  
Channel 4 Noninverting Output Current Driver. When DIN4 is high, current flows out of DOUT4+. When DIN4 is low,  
current flows into DOUT4+  
.
.
15  
16  
DIN4  
VCC  
Driver Channel 4 Logic Input.  
Power Supply Input. This part can be operated from 3.0 V to 3.6 V. The supply should be decoupled with a 10 μF  
solid tantalum capacitor in parallel with a 0.1 μF capacitor to GND.  
Rev. 0 | Page 7 of 12  
 

与ADN4665ARUZ相关器件

型号 品牌 描述 获取价格 数据表
ADN4665ARUZ-REEL7 ADI 3 V, LVDS, Quad, CMOS Differential Line Driver

获取价格

ADN4665ARZ ADI 3 V, LVDS, Quad, CMOS Differential Line Driver

获取价格

ADN4665ARZ-REEL7 ADI 3 V, LVDS, Quad, CMOS Differential Line Driver

获取价格

ADN4666 ADI 3 V, LVDS, Quad CMOS Differential Line Receiver

获取价格

ADN4666ARUZ ADI 3 V, LVDS, Quad CMOS Differential Line Receiver

获取价格

ADN4666ARUZ-REEL7 ADI 3 V, LVDS, Quad CMOS Differential Line Receiver

获取价格