5秒后页面跳转
935299308125 PDF预览

935299308125

更新时间: 2024-09-17 20:02:03
品牌 Logo 应用领域
恩智浦 - NXP 输入元件光电二极管逻辑集成电路
页数 文件大小 规格书
16页 113K
描述
LVC/LCX/Z SERIES, DUAL 1-INPUT NON-INVERT GATE, PDSO6, PLASTIC, SC-88, SOT-363, 6 PIN

935299308125 技术参数

生命周期:Transferred包装说明:TSSOP,
Reach Compliance Code:unknown风险等级:5.58
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G6
JESD-609代码:e3长度:2 mm
逻辑集成电路类型:BUFFER功能数量:2
输入次数:1端子数量:6
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
传播延迟(tpd):13.1 ns筛选级别:AEC-Q100
座面最大高度:1.1 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:TIN
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL宽度:1.25 mm
Base Number Matches:1

935299308125 数据手册

 浏览型号935299308125的Datasheet PDF文件第2页浏览型号935299308125的Datasheet PDF文件第3页浏览型号935299308125的Datasheet PDF文件第4页浏览型号935299308125的Datasheet PDF文件第5页浏览型号935299308125的Datasheet PDF文件第6页浏览型号935299308125的Datasheet PDF文件第7页 
74LVC2G17-Q100  
Dual non-inverting Schmitt trigger with 5 V tolerant input  
Rev. 2 — 2 May 2013  
Product data sheet  
1. General description  
The 74LVC2G17-Q100 provides two non-inverting buffers with Schmitt trigger input. It is  
capable of transforming slowly changing input signals into sharply defined, jitter-free  
output signals.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in a mixed 3.3 V and 5 V environment.  
This device is fully specified for partial power-down applications using IOFF  
.
The IOFF circuitry disables the output, preventing the damaging backflow current through  
the device when it is powered down.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide supply voltage range from 1.65 V to 5.5 V  
5 V tolerant input/output for interfacing with 5 V logic  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD-8B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
24 mA output drive (VCC = 3.0 V)  
CMOS low-power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Multiple package options  
3. Applications  
Wave and pulse shapers for highly noisy environments  

与935299308125相关器件

型号 品牌 获取价格 描述 数据表
935299314118 NXP

获取价格

LVC/LCX/Z SERIES, QUAD 2-INPUT OR GATE, PDSO14, 4.40 MM, PLASTIC, MO-153, SOT402-1, TSSOP-
935299315115 NXP

获取价格

LVC/LCX/Z SERIES, 8-BIT DRIVER, TRUE OUTPUT, PQCC20, 2.50 X 4.50 MM, 0.85 MM HEIGHT, PLAST
935299385118 NXP

获取价格

8 I/O, PIA-GENERAL PURPOSE, PDSO16
935299386128 NXP

获取价格

8 I/O, PIA-GENERAL PURPOSE, PQCC16
935299446125 NXP

获取价格

AUP/ULP/V SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO8, 2.30 MM, PLASTIC, MO-187, SOT765-1, V
935299449125 NXP

获取价格

AUP/ULP/V SERIES, TRIPLE 1-INPUT INVERT GATE, PQCC8, 1.60 X 1.60 MM, 0.50 MM HEIGHT, 0.50
935299475118 NXP

获取价格

LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO48, 6.10 MM, PLASTIC, MO-153, S
935299478118 NXP

获取价格

LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO48, 6.10 MM, PLASTIC, MO-153, S
935299479518 NXP

获取价格

LVC/LCX/Z SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PBGA56, 4.50 X 7 MM, 0.65 MM HEIGHT
935299486125 NXP

获取价格

HC/UH SERIES, TRIPLE 1-INPUT INVERT GATE, PDSO8, 3 MM, PLASTIC, SOT505-2, TSSOP-8