5秒后页面跳转
74VCX32500 PDF预览

74VCX32500

更新时间: 2024-11-05 22:45:59
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 总线收发器
页数 文件大小 规格书
9页 150K
描述
Low Voltage 36-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs

74VCX32500 数据手册

 浏览型号74VCX32500的Datasheet PDF文件第2页浏览型号74VCX32500的Datasheet PDF文件第3页浏览型号74VCX32500的Datasheet PDF文件第4页浏览型号74VCX32500的Datasheet PDF文件第5页浏览型号74VCX32500的Datasheet PDF文件第6页浏览型号74VCX32500的Datasheet PDF文件第7页 
March 2001  
Revised August 2003  
74VCX32500  
Low Voltage 36-Bit Universal Bus Transceivers  
with 3.6V Tolerant Inputs and Outputs  
General Description  
The VCX32500 is an 36-bit universal bus transceiver which  
combines D-type latches and D-type flip-flops to allow data  
flow in transparent, latched, and clocked modes.  
Features  
1.4V to 3.6V VCC supply operation  
3.6V tolerant inputs and outputs  
tPD (A to B, B to A)  
Data flow in each direction is controlled by output-enable  
(OEAB and OEBA), latch-enable (LEAB and LEBA), and  
clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the  
device operates in the transparent mode when LEAB is  
HIGH. When LEAB is LOW, the A data is latched if CLKAB  
is held at a HIGH or LOW logic level. If LEAB is LOW, the A  
bus data is stored in the latch/flip-flop on the HIGH-to-LOW  
transition of CLKAB. When OEAB is HIGH, the outputs are  
active. When OEAB is LOW, the outputs are in a high-  
impedance state.  
2.9 ns max for 3.0V to 3.6V VCC  
Power-down high impedance inputs and outputs  
Supports live insertion/withdrawal (Note 1)  
Static Drive (IOH/IOL  
)
±24 mA @ 3.0V VCC  
Uses patented noise/EMI reduction circuitry  
Latchup performance exceeds 300 mA  
ESD performance:  
Data flow for B to A is similar to that of A to B but uses  
OEBA, LEBA, and CLKBA. The output enables are com-  
plementary (OEAB is active HIGH and OEBA is active  
LOW).  
Human body model > 2000V  
Machine model >200V  
Packaged in plastic Fine-Pitch Ball Grid Array (FBGA)  
The VCX32500 is designed for low voltage (1.4V to 3.6V)  
VCC applications with I/O capability up to 3.6V.  
The 74VCX32500 is fabricated with an advanced CMOS  
technology to achieve high speed operation while maintain-  
ing low CMOS power dissipation.  
Note 1: To ensure the high-impedance state during power up or power  
down, OEBA should be tied to VCC through a pull-up resistor and OEAB  
should be tied to GND through a pull-down resistors; the minimum value of  
the resistor is determined by the current-sourcing capability of the driver.  
Ordering Code:  
Order Number Package Number  
Package Description  
74VCX32500G  
(Note 2)(Note 3)  
BGA114A  
114-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide  
Note 2: Ordering Code “G” indicates Trays.  
Note 3: Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.  
© 2003 Fairchild Semiconductor Corporation  
DS500403  
www.fairchildsemi.com  

与74VCX32500相关器件

型号 品牌 获取价格 描述 数据表
74VCX32500G FAIRCHILD

获取价格

Low Voltage 36-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs
74VCX32500GX ETC

获取价格

18-Bit Bus Transceiver
74VCX32BQX FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 3.6V Tolerant Inputs and Outputs
74VCX32M FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 3.6V Tolerant Inputs and Outputs
74VCX32MTC FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 3.6V Tolerant Inputs and Outputs
74VCX32MTCX FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 3.6V Tolerant Inputs and Outputs
74VCX32MX FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate with 3.6V Tolerant Inputs and Outputs
74VCX38 FAIRCHILD

获取价格

Low Voltage Quad 2-Input NAND Gate with Open Drain Outputs and 3.6V Tolerant Inputs and Ou
74VCX38_05 FAIRCHILD

获取价格

Low Voltage Quad 2-Input NAND Gate with Open Drain Outputs and 3.6V Tolerant Inputs and Ou
74VCX38BQX FAIRCHILD

获取价格

Low Voltage Quad 2-Input NAND Gate with Open Drain Outputs and 3.6V Tolerant Inputs and Ou