5秒后页面跳转
74LVC1G14GW-Q100 PDF预览

74LVC1G14GW-Q100

更新时间: 2024-11-19 11:12:03
品牌 Logo 应用领域
安世 - NEXPERIA 光电二极管逻辑集成电路
页数 文件大小 规格书
15页 248K
描述
Single Schmitt trigger inverterProduction

74LVC1G14GW-Q100 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:TSSOP,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.56
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G5
JESD-609代码:e3长度:2.05 mm
逻辑集成电路类型:INVERTER湿度敏感等级:1
功能数量:1输入次数:1
端子数量:5最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
传播延迟(tpd):14 ns筛选级别:AEC-Q100
座面最大高度:1.1 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin (Sn)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:1.25 mmBase Number Matches:1

74LVC1G14GW-Q100 数据手册

 浏览型号74LVC1G14GW-Q100的Datasheet PDF文件第2页浏览型号74LVC1G14GW-Q100的Datasheet PDF文件第3页浏览型号74LVC1G14GW-Q100的Datasheet PDF文件第4页浏览型号74LVC1G14GW-Q100的Datasheet PDF文件第5页浏览型号74LVC1G14GW-Q100的Datasheet PDF文件第6页浏览型号74LVC1G14GW-Q100的Datasheet PDF文件第7页 
74LVC1G14-Q100  
Single Schmitt trigger inverter  
Rev. 7 — 20 January 2022  
Product data sheet  
1. General description  
The 74LVC1G14-Q100 is a single inverter with Schmitt-trigger inputs. Inputs can be driven from  
either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed  
3.3 V and 5 V environments. This device is fully specified for partial power down applications using  
IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current  
through the device when it is powered down.  
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100  
(Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from -40 °C to +85 °C and from -40 °C to +125 °C  
Wide supply voltage range from 1.65 V to 5.5 V  
Overvoltage tolerant inputs to 5.5 V  
High noise immunity  
CMOS low power dissipation  
IOFF circuitry provides partial Power-down mode operation  
±24 mA output drive (VCC = 3.0 V)  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Unlimited rise and fall times  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8C (2.7 V to 3.6 V)  
JESD36 (4.5 V to 5.5 V)  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pf, R = 0 Ω)  
Multiple package options  
3. Applications  
Wave and pulse shaper  
Astable multivibrator  
Monostable multivibrator  
 
 
 

与74LVC1G14GW-Q100相关器件

型号 品牌 获取价格 描述 数据表
74LVC1G14GX NXP

获取价格

Single Schmitt-trigger inverter
74LVC1G14GX NEXPERIA

获取价格

Single Schmitt-trigger inverterProduction
74LVC1G14GX4 NEXPERIA

获取价格

Single Schmitt-trigger inverterProduction
74LVC1G14GX4-Q100 NEXPERIA

获取价格

Single Schmitt trigger inverterProduction
74LVC1G14Q DIODES

获取价格

Schmitt Trigger Inverter
74LVC1G14-Q100 NXP

获取价格

NXP Logic – Q100 logic portfolio
74LVC1G14SE DIODES

获取价格

SINGLE SCHMITT-TRIGGER INVERTER
74LVC1G14SE-7 DIODES

获取价格

SINGLE SCHMITT-TRIGGER INVERETER
74LVC1G14W5 DIODES

获取价格

SINGLE SCHMITT-TRIGGER INVERTER
74LVC1G14W5-7 DIODES

获取价格

SINGLE SCHMITT-TRIGGER INVERETER