5秒后页面跳转
74ALVCH16652DGG:11 PDF预览

74ALVCH16652DGG:11

更新时间: 2024-11-19 14:40:15
品牌 Logo 应用领域
恩智浦 - NXP 输入元件光电二极管逻辑集成电路
页数 文件大小 规格书
21页 224K
描述
74ALVCH16652 - 16-bit transceiver/register with dual enable; 3-state TSSOP 56-Pin

74ALVCH16652DGG:11 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:PLASTIC, TSSOP-56
针数:56Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.36
其他特性:SELECT INPUT FOR MULTIPLEXED TRANSMISSION OF REGISTERED/REAL TIME DATA系列:ALVC/VCX/A
JESD-30 代码:R-PDSO-G56JESD-609代码:e4
长度:14 mm逻辑集成电路类型:REGISTERED BUS TRANSCEIVER
湿度敏感等级:1位数:8
功能数量:2端口数量:2
端子数量:56最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
传播延迟(tpd):6.8 ns认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.2 V标称供电电压 (Vsup):2.4 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:NICKEL PALLADIUM GOLD
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:6.1 mmBase Number Matches:1

74ALVCH16652DGG:11 数据手册

 浏览型号74ALVCH16652DGG:11的Datasheet PDF文件第2页浏览型号74ALVCH16652DGG:11的Datasheet PDF文件第3页浏览型号74ALVCH16652DGG:11的Datasheet PDF文件第4页浏览型号74ALVCH16652DGG:11的Datasheet PDF文件第5页浏览型号74ALVCH16652DGG:11的Datasheet PDF文件第6页浏览型号74ALVCH16652DGG:11的Datasheet PDF文件第7页 
Important notice  
Dear Customer,  
On 7 February 2017 the former NXP Standard Product business became a new company with the  
tradename Nexperia. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS  
semiconductors with its focus on the automotive, industrial, computing, consumer and wearable  
application markets  
In data sheets and application notes which still contain NXP or Philips Semiconductors references, use  
the references to Nexperia, as shown below.  
Instead of http://www.nxp.com, http://www.philips.com/ or http://www.semiconductors.philips.com/,  
use http://www.nexperia.com  
Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use  
salesaddresses@nexperia.com (email)  
Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on  
the version, as shown below:  
- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights  
reserved  
Should be replaced with:  
- © Nexperia B.V. (year). All rights reserved.  
If you have any questions related to the data sheet, please contact our nearest sales office via e-mail  
or telephone (details via salesaddresses@nexperia.com). Thank you for your cooperation and  
understanding,  
Kind regards,  
Team Nexperia  

74ALVCH16652DGG:11 替代型号

型号 品牌 替代类型 描述 数据表
74ALVCH16652DGG,11 NXP

功能相似

74ALVCH16652 - 16-bit transceiver/register with dual enable; 3-state TSSOP 56-Pin
74ALVCH16652DGGS NXP

功能相似

74ALVCH16652 - 16-bit transceiver/register with dual enable; 3-state TSSOP 56-Pin

与74ALVCH16652DGG:11相关器件

型号 品牌 获取价格 描述 数据表
74ALVCH16652DGGS NXP

获取价格

74ALVCH16652 - 16-bit transceiver/register with dual enable; 3-state TSSOP 56-Pin
74ALVCH16652DGG-T NXP

获取价格

暂无描述
74ALVCH16652DG-T NXP

获取价格

暂无描述
74ALVCH16652DL NXP

获取价格

IC ALVC/VCX/A SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, Bus Driver/T
74ALVCH16652DL-T NXP

获取价格

IC ALVC/VCX/A SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, Bus Driver/T
74ALVCH16652PV IDT

获取价格

SSOP-56, Tube
74ALVCH16821 NXP

获取价格

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State
74ALVCH16821DGG NXP

获取价格

20-bit bus-interface D-type flip-flop; positive-edge trigger 3-State
74ALVCH16821DGG NEXPERIA

获取价格

20-bit bus-interface D-type flip-flop; positive-edge trigger; 3-stateProduction
74ALVCH16821DGGRE4 TI

获取价格

3.3-V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS