5秒后页面跳转
74ACT11657DWR PDF预览

74ACT11657DWR

更新时间: 2024-11-18 20:58:47
品牌 Logo 应用领域
德州仪器 - TI 光电二极管输出元件逻辑集成电路
页数 文件大小 规格书
8页 111K
描述
Octal Parity Bus Transceivers 28-SOIC -40 to 85

74ACT11657DWR 技术参数

是否无铅: 含铅生命周期:Obsolete
零件包装代码:SOIC包装说明:SOP,
针数:28Reach Compliance Code:unknown
风险等级:5.84其他特性:COMMON OUTPUT ENABLE AND DIRECTION CONTROL; PARITY GENERATION A TO B; ERROR DETECTION B TO A
系列:ACTJESD-30 代码:R-PDSO-G28
长度:17.9 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS TRANSCEIVER位数:8
功能数量:1端口数量:2
端子数量:28最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE传播延迟(tpd):9.4 ns
认证状态:Not Qualified座面最大高度:2.65 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL宽度:7.5 mm
Base Number Matches:1

74ACT11657DWR 数据手册

 浏览型号74ACT11657DWR的Datasheet PDF文件第2页浏览型号74ACT11657DWR的Datasheet PDF文件第3页浏览型号74ACT11657DWR的Datasheet PDF文件第4页浏览型号74ACT11657DWR的Datasheet PDF文件第5页浏览型号74ACT11657DWR的Datasheet PDF文件第6页浏览型号74ACT11657DWR的Datasheet PDF文件第7页 
ꢀ ꢁ ꢂꢃ ꢄꢅꢅꢆ ꢇꢀ  
ꢈ ꢃꢄꢂꢉꢊꢄ ꢋꢂ ꢌꢍꢃꢎ ꢏꢐꢎ ꢋꢊ ꢑꢏ ꢄ ꢒꢊꢓꢂꢋꢏ ꢄ ꢔꢊꢕ ꢎ ꢌꢎꢋꢂꢄꢈ ꢋꢖꢃ ꢒꢎ ꢃ ꢗꢎ ꢋ  
ꢂꢌꢘ ꢊꢙ ꢚꢍꢄꢂꢄ ꢎꢊ ꢈ ꢛꢄ ꢓꢛ ꢄꢍ  
SCAS232 − AUGUST 1992 − REVISED APRIL 1993  
DW PACKAGE  
(TOP VIEW)  
Inputs Are TTL-Voltage Compatible  
Flow-Through Architecture Optimizes  
PCB Layout  
1
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
PARITY  
A1  
OE  
B1  
B2  
B3  
B4  
Center-Pin V  
and GND Pin  
Configurations Minimize High-Speed  
Switching Noise  
CC  
2
3
A2  
A3  
A4  
GND  
GND  
GND  
GND  
A5  
A6  
A7  
A8  
ERR  
4
EPIC(Enhanced-Performance Implanted  
5
CMOS) 1-µm Process  
6
V
V
V
CC  
CC  
CC  
7
500-mA Typical Latch-Up Immunity  
at 125°C  
Package Options Include Plastic  
Small-Outline Packages and Standard  
Plastic 300-mil DIPs  
8
9
B5  
10  
11  
12  
13  
14  
B6  
B7  
B8  
ODD/EVEN  
T/R  
description  
The 74ACT11657 contains eight noninverting  
buffers with 3-state outputs and an 8-bit parity  
generator/checker and is intended for bus-  
oriented applications.  
The transmit/receive (T/R) input determines the direction of data flow through the bidirectional transceivers.  
When T/R is high, data flows from the A port to the B port (transmit mode); when T/R is low, data flows from  
the B port to the A port (receive mode). When the output-enable (OE) input is high, both the A and B ports are  
in the high-impedance state.  
Odd or even parity is selected by a logic high or low level, respectively, on the ODD/EVEN input. PARITY carries  
the parity bit value; it is an output from the parity generator/checker in the transmit mode and an input to the parity  
generator/checker in the receive mode.  
In the transmit mode, after the A bus is polled to determine the number of high bits, PARITY is set to the logic  
level that maintains the parity sense selected by the level at the ODD/EVEN input. For example, if ODD/EVEN  
is low (even parity selected) and there are five high bits on the A bus, then PARITY is set to the logic high level  
so that an even number of the nine total bits (eight A-bus bits plus parity bit) are high.  
In the receive mode, after the B bus is polled to determine the number of high bits, the ERR output logic level  
indicates whether or not the data to be received exhibits the correct parity sense. For example, if ODD/EVEN  
is high (odd parity selected), PARITY is high, and there are three high bits on the B bus, then ERR is low,  
indicating a parity error.  
The 74ACT11657 is characterized for operation from 40°C to 85°C.  
EPIC is a trademark of Texas Instruments Incorporated.  
ꢄꢨ  
Copyright 1993, Texas Instruments Incorporated  
ꢤ ꢨ ꢥ ꢤꢝ ꢞꢲ ꢠꢟ ꢣ ꢫꢫ ꢩꢣ ꢡ ꢣ ꢢ ꢨ ꢤ ꢨ ꢡ ꢥ ꢭ  
2−1  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77001  

74ACT11657DWR 替代型号

型号 品牌 替代类型 描述 数据表
74ACT11651DW TI

功能相似

暂无描述

与74ACT11657DWR相关器件

型号 品牌 获取价格 描述 数据表
74ACT11657J TI

获取价格

IC,BUS TRANSCEIVER,SINGLE,8-BIT,ACT-CMOS,DIP,28PIN,CERAMIC
74ACT11657N TI

获取价格

IC,BUS TRANSCEIVER,SINGLE,8-BIT,ACT-CMOS,DIP,28PIN,PLASTIC
74ACT11657N YAGEO

获取价格

Bus Transceiver, ACT Series, 1-Func, 8-Bit, True Output, CMOS, PDIP28
74ACT11800DW ETC

获取价格

LOGIC GATE|3 4-IN AND/NAND|ACT-CMOS|SOP|24PIN|PLASTIC
74ACT11800DWR TI

获取价格

ACT SERIES, TRIPLE 4-INPUT AND/NAND GATE, PDSO24, PLASTIC, SO-24
74ACT11800NT ETC

获取价格

LOGIC GATE|3 4-IN AND/NAND|ACT-CMOS|DIP|24PIN|PLASTIC
74ACT11802 TI

获取价格

TRIPLE 4-INPUT OR/NOR GATE
74ACT11802_09 TI

获取价格

TRIPLE 4-INPUT OR/NOR GATE
74ACT11802DW TI

获取价格

暂无描述
74ACT11802DWR TI

获取价格

Triple 4-Input OR/NOR Gates 24-SOIC -40 to 85