5秒后页面跳转
74ABT16600DGGRG4 PDF预览

74ABT16600DGGRG4

更新时间: 2024-10-28 20:36:55
品牌 Logo 应用领域
德州仪器 - TI 信息通信管理光电二极管输出元件逻辑集成电路
页数 文件大小 规格书
9页 147K
描述
IC ABT SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, GREEN, TSSOP-56, Bus Driver/Transceiver

74ABT16600DGGRG4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:TSSOP,针数:56
Reach Compliance Code:compliant风险等级:5.73
其他特性:WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; WITH CLOCK ENABLE系列:ABT
JESD-30 代码:R-PDSO-G56JESD-609代码:e4
长度:14 mm逻辑集成电路类型:REGISTERED BUS TRANSCEIVER
湿度敏感等级:1位数:18
功能数量:1端口数量:2
端子数量:56最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
传播延迟(tpd):5.3 ns认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:BICMOS
温度等级:INDUSTRIAL端子面层:NICKEL PALLADIUM GOLD
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:6.1 mmBase Number Matches:1

74ABT16600DGGRG4 数据手册

 浏览型号74ABT16600DGGRG4的Datasheet PDF文件第2页浏览型号74ABT16600DGGRG4的Datasheet PDF文件第3页浏览型号74ABT16600DGGRG4的Datasheet PDF文件第4页浏览型号74ABT16600DGGRG4的Datasheet PDF文件第5页浏览型号74ABT16600DGGRG4的Datasheet PDF文件第6页浏览型号74ABT16600DGGRG4的Datasheet PDF文件第7页 
SN54ABT16600, SN74ABT16600  
18-BIT UNIVERSAL BUS TRANSCEIVERS  
WITH 3-STATE OUTPUTS  
SCBS209B – JUNE 1992 – REVISED JANUARY 1997  
SN54ABT16600 . . . WD PACKAGE  
SN74ABT16600 . . . DGG OR DL PACKAGE  
(TOP VIEW)  
Members of the Texas Instruments  
Widebus Family  
State-of-the-Art EPIC-ΙΙB BiCMOS Design  
Significantly Reduces Power Dissipation  
OEAB  
LEAB  
A1  
GND  
A2  
1
56 CLKENAB  
55 CLKAB  
54 B1  
UBT (Universal Bus Transceiver)  
2
Combines D-Type Latches and D-Type  
Flip-Flops for Operation in Transparent,  
Latched, Clocked, or Clock-Enabled Mode  
3
4
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
GND  
B2  
B3  
5
ESD Protection Exceeds 2000 V Per  
MIL-STD-883, Method 3015  
6
A3  
7
V
V
CC  
A4  
CC  
8
B4  
B5  
B6  
GND  
B7  
Latch-Up Performance Exceeds 500 mA Per  
JEDEC Standard JESD-17  
9
A5  
A6  
GND  
A7  
A8  
A9  
A10  
A11  
A12  
GND  
A13  
A14  
A15  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
Typical V  
< 0.8 V at V  
(Output Ground Bounce)  
OLP  
= 5 V, T = 25°C  
CC  
A
Flow-Through Architecture Optimizes PCB  
Layout  
B8  
B9  
Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL) and Thin Shrink  
Small-Outline (DGG) Packages and 380-mil  
Fine-Pitch Ceramic Flat (WD) Package  
Using 25-mil Center-to-Center Spacings  
B10  
B11  
B12  
GND  
B13  
B14  
B15  
description  
V
V
CC  
CC  
These 18-bit universal bus transceivers combine  
D-type latches and D-type flip-flops to allow data  
flow in transparent, latched, clocked, and  
clock-enabled modes.  
A16  
A17  
GND  
A18  
OEBA  
LEBA  
B16  
B17  
GND  
B18  
CLKBA  
CLKENBA  
Data flow in each direction is controlled by  
output-enable (OEAB and OEBA), latch-enable  
(LEAB and LEBA), and clock (CLKAB and  
CLKBA) inputs. The clock can be controlled by the  
clock-enable (CLKENAB and CLKENBA) inputs.  
For A-to-B data flow, the device operates in the  
transparent mode when LEAB is high. When  
LEAB is low, the A data is latched if CLKAB is held  
at a high or low logic level. If LEAB is low, the  
A-bus data is stored in the latch/flip-flop on the  
high-to-low transition of CLKAB. Output enable  
OEAB is active low. When OEAB is low, the  
outputs are active. When OEAB is high, the  
outputs are in the high-impedance state.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Widebus, EPIC-ΙΙB, and UBT are trademarks of Texas Instruments Incorporated.  
Copyright 1997, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与74ABT16600DGGRG4相关器件

型号 品牌 获取价格 描述 数据表
74ABT16601DGGRG4 TI

获取价格

ABT SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, GREEN, PLASTIC, TSSOP-56
74ABT16623DGGRE4 TI

获取价格

16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
74ABT16623DGGRG4 TI

获取价格

16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
74ABT16646 NXP

获取价格

16-bit bus transceiver/register 3-State
74ABT16646 FAIRCHILD

获取价格

16-Bit Transceivers and Registers with 3-STATE Outputs
74ABT16646CMTD FAIRCHILD

获取价格

16-Bit Transceivers and Registers with 3-STATE Outputs
74ABT16646CMTDX FAIRCHILD

获取价格

Dual 8-bit Bus Transceiver
74ABT16646CSSC FAIRCHILD

获取价格

16-Bit Transceivers and Registers with 3-STATE Outputs
74ABT16646CSSC_NL FAIRCHILD

获取价格

暂无描述
74ABT16646CSSCX FAIRCHILD

获取价格

Dual 8-bit Bus Transceiver