5秒后页面跳转
XC2V2000-5BGG957I PDF预览

XC2V2000-5BGG957I

更新时间: 2024-11-10 21:18:43
品牌 Logo 应用领域
赛灵思 - XILINX 时钟可编程逻辑
页数 文件大小 规格书
309页 2266K
描述
Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 750MHz, CMOS, PBGA957, FLIP CHIP, BGA-957

XC2V2000-5BGG957I 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:BGA
包装说明:HBGA,针数:957
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.82最大时钟频率:750 MHz
CLB-Max的组合延迟:0.39 nsJESD-30 代码:S-PBGA-B957
JESD-609代码:e1长度:40 mm
可配置逻辑块数量:2688等效关口数量:2000000
端子数量:957组织:2688 CLBS, 2000000 GATES
封装主体材料:PLASTIC/EPOXY封装代码:HBGA
封装形状:SQUARE封装形式:GRID ARRAY, HEAT SINK/SLUG
峰值回流温度(摄氏度):NOT SPECIFIED可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified座面最大高度:3.5 mm
最大供电电压:1.575 V最小供电电压:1.425 V
标称供电电压:1.5 V表面贴装:YES
技术:CMOS端子面层:TIN SILVER COPPER
端子形式:BALL端子节距:1.27 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:40 mmBase Number Matches:1

XC2V2000-5BGG957I 数据手册

 浏览型号XC2V2000-5BGG957I的Datasheet PDF文件第2页浏览型号XC2V2000-5BGG957I的Datasheet PDF文件第3页浏览型号XC2V2000-5BGG957I的Datasheet PDF文件第4页浏览型号XC2V2000-5BGG957I的Datasheet PDF文件第5页浏览型号XC2V2000-5BGG957I的Datasheet PDF文件第6页浏览型号XC2V2000-5BGG957I的Datasheet PDF文件第7页 
0
R
Virtex-II 1.5V  
Field-Programmable Gate Arrays  
0
0
DS031-1 (v1.9) September 26, 2002  
Advance Product Specification  
Summary of VirtexTM-II Features  
Industry First Platform FPGA Solution  
-
-
Programmable sink current (2 mA to 24 mA) per I/O  
Digitally Controlled Impedance (DCI) I/O: on-chip  
termination resistors for single-ended I/O standards  
IP-Immersion Architecture  
-
-
-
Densities from 40K to 8M system gates  
-
-
-
-
PCI-X compatible (133 MHz and 66 MHz) at 3.3V  
PCI compliant (66 MHz and 33 MHz) at 3.3V  
CardBus compliant (33 MHz) at 3.3V  
Differential Signaling  
420 MHz internal clock speed (Advance Data)  
840+ Mb/s I/O (Advance Data)  
SelectRAM™ Memory Hierarchy  
-
3 Mb of dual-port RAM in 18 Kbit block SelectRAM  
resources  
·
840 Mb/s Low-Voltage Differential Signaling I/O  
(LVDS) with current mode drivers  
-
Up to 1.5 Mb of distributed SelectRAM resources  
·
·
Bus LVDS I/O  
Lightning Data Transport (LDT) I/O with current  
driver buffers  
High-Performance Interfaces to External Memory  
-
DRAM interfaces  
·
Low-Voltage Positive Emitter-Coupled Logic  
(LVPECL) I/O  
Built-in DDR input and output registers  
·
·
·
SDR / DDR SDRAM  
Network FCRAM  
Reduced Latency DRAM  
·
-
Proprietary high-performance SelectLink  
Technology  
-
-
SRAM interfaces  
·
·
SDR / DDR SRAM  
QDRSRAM  
·
·
·
High-bandwidth data path  
Double Data Rate (DDR) link  
Web-based HDL generation methodology  
CAM interfaces  
Arithmetic Functions  
Supported by Xilinx Foundationand Alliance  
SeriesDevelopment Systems  
-
-
Dedicated 18-bit x 18-bit multiplier blocks  
Fast look-ahead carry logic chains  
-
-
-
Integrated VHDL and Verilog design flows  
Compilation of 10M system gates designs  
Internet Team Design (ITD) tool  
Flexible Logic Resources  
-
Up to 93,184 internal registers / latches with Clock  
Enable  
SRAM-Based In-System Configuration  
-
Up to 93,184 look-up tables (LUTs) or cascadable  
16-bit shift registers  
-
-
Fast SelectMAP configuration  
Triple Data Encryption Standard (DES) security  
option (Bitstream Encryption)  
-
-
Wide multiplexers and wide-input function support  
Horizontal cascade chain and sum-of-products  
support  
-
-
-
-
IEEE 1532 support  
Partial reconfiguration  
Unlimited reprogrammability  
Readback capability  
-
Internal 3-state bussing  
High-Performance Clock Management Circuitry  
-
Up to 12 DCM (Digital Clock Manager) modules  
0.15 µm 8-Layer Metal Process with 0.12 µm  
High-Speed Transistors  
·
·
·
Precise clock de-skew  
Flexible frequency synthesis  
High-resolution phase shifting  
1.5V (V  
) Core Power Supply, Dedicated 3.3V  
CCINT  
-
16 global clock multiplexer buffers  
V
Auxiliary and V  
I/O Power Supplies  
CCO  
CCAUX  
Active Interconnect Technology  
IEEE 1149.1 Compatible Boundary-Scan Logic  
Support  
-
-
Fourth generation segmented routing structure  
Predictable, fast routing delay, independent of fanout  
Flip-Chip and Wire-Bond Ball Grid Array (BGA)  
Packages in Three Standard Fine Pitches (0.80 mm,  
1.00 mm, and 1.27 mm)  
SelectI/O-Ultra Technology  
-
-
Up to 1,108 user I/Os  
100% Factory Tested  
19 single-ended and six differential standards  
© 2001-2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.  
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.  
DS031-1 (v1.9) September 26, 2002  
Advance Product Specification  
www.xilinx.com  
1-800-255-7778  
Module 1 of 4  
1

与XC2V2000-5BGG957I相关器件

型号 品牌 获取价格 描述 数据表
XC2V2000-5CS144C XILINX

获取价格

Virtex-II Platform FPGAs: Complete Data Sheet
XC2V2000-5CS144I XILINX

获取价格

Virtex-II Platform FPGAs: Complete Data Sheet
XC2V2000-5FF1152I XILINX

获取价格

Analog Circuit
XC2V2000-5FF896C XILINX

获取价格

Virtex-II 1.5V Field-Programmable Gate Arrays
XC2V2000-5FF896I XILINX

获取价格

Virtex-II 1.5V Field-Programmable Gate Arrays
XC2V2000-5FFG896C XILINX

获取价格

Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 750MHz, 24192-Cell, CMOS, PBGA896
XC2V2000-5FFG896I XILINX

获取价格

Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 750MHz, CMOS, PBGA896, 31 X 31 MM
XC2V2000-5FG256C XILINX

获取价格

Virtex-II Platform FPGAs: Complete Data Sheet
XC2V2000-5FG256I XILINX

获取价格

Virtex-II Platform FPGAs: Complete Data Sheet
XC2V2000-5FG456C XILINX

获取价格

Virtex-II Platform FPGAs: Complete Data Sheet