5秒后页面跳转
SY89875U_07 PDF预览

SY89875U_07

更新时间: 2024-09-12 04:30:07
品牌 Logo 应用领域
麦瑞 - MICREL 时钟
页数 文件大小 规格书
10页 161K
描述
2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER AND 1:2 FANOUT BUFFER W/ INTERNAL TERMINATION

SY89875U_07 数据手册

 浏览型号SY89875U_07的Datasheet PDF文件第2页浏览型号SY89875U_07的Datasheet PDF文件第3页浏览型号SY89875U_07的Datasheet PDF文件第4页浏览型号SY89875U_07的Datasheet PDF文件第5页浏览型号SY89875U_07的Datasheet PDF文件第6页浏览型号SY89875U_07的Datasheet PDF文件第7页 
®  
Precision Edge  
2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS  
PROGRAMMABLE CLOCK DIVIDER AND 1:2  
FANOUT BUFFER W/ INTERNAL TERMINATION  
®
SY89875U  
FEATURES  
DESCRIPTION  
Integrated programmable clock divider and 1:2  
This low-skew, low-jitter device is capable of accepting a  
high-speed (e.g., 622MHz or higher) CML, LVPECL, LVDS  
or HSTL clock input signal and dividing down the frequency  
using a programmable divider to create a lower speed  
version of the input clock. Available divider ratios are 2, 4, 8  
and 16, or straight pass-through.  
fanout buffer  
Guaranteed AC performance over temperature and  
voltage:  
• > 2.0GHz f  
MAX  
• < 200ps t /t  
r f  
• < 15ps within device skew  
The differential input buffer has a unique internal  
termination design that allows access to the termination  
Low jitter design:  
network through a V pin. This feature allows the device to  
• < 10ps total jitter  
T
PP  
easily interface to different logic standards. A V  
• < 1ps  
cycle-to-cycle jitter  
REF-AC  
RMS  
reference is included for AC-coupled applications.  
Unique input termination and V Pin for DC-coupled  
T
The /RESET input asynchronously resets the divider. In  
the pass-through function (divide by 1) the /RESET  
synchronously enables or disables the outputs on the next  
falling edge of IN (rising edge of /IN).  
and AC-coupled Inputs; CML, PECL, LVDS and  
HSTL  
LVDS compatible outputs  
TTL/CMOS inputs for select and reset  
Parallel programming capability  
Programmable divider ratios of 1, 2, 4, 8 and 16  
Low voltage operation 2.5V  
Output disable function  
–40°C to 85°C temperature range  
®
Available in 16-pin (3mm × 3mm) MLF package  
TYPICAL PERFORMANCE  
APPLICATIONS  
OC-12 to OC-3  
Translator/Divider  
SONET/SDH line cards  
Transponders  
High-end, multiprocessor servers  
CML/LVPECL/LVDS  
622MHz  
LVDS  
155.5MHz  
Clock Out  
Divide-by-4  
Clock In  
FUNCTIONAL BLOCK DIAGRAM  
622MHz In  
IN  
/IN  
Q0  
155.5MHz Out  
/Q0  
Precision Edge is a registered trademark of Micrel, Inc.  
MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.  
Rev.: C  
Amendment: /0  
M9999-020707  
hbwhelp@micrel.com or (408) 955-1690  
1
Issue Date: February 2007  

与SY89875U_07相关器件

型号 品牌 获取价格 描述 数据表
SY89875U_0708 MICREL

获取价格

2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS
SY89875UMG MICREL

获取价格

2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER AND 1:2 FANOUT BUFFER W/ INTE
SY89875UMG MICROCHIP

获取价格

89875 SERIES, LOW SKEW CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC16
SY89875UMGTR MICREL

获取价格

2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER AND 1:2 FANOUT BUFFER W/ INTE
SY89875UMGTR MICROCHIP

获取价格

89875 SERIES, LOW SKEW CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC16, 3 X 3
SY89875UMG-TR MICROCHIP

获取价格

89875 SERIES, LOW SKEW CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC16
SY89875UMI MICREL

获取价格

2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER AND 1;2 FANOUT BUFFER W/ INTE
SY89875UMI MICROCHIP

获取价格

Low Skew Clock Driver, 89875 Series, 2 True Output(s), 0 Inverted Output(s), 3 X 3 MM, MLF
SY89875UMITR MICROCHIP

获取价格

Low Skew Clock Driver, 89875 Series, 2 True Output(s), 0 Inverted Output(s), 3 X 3 MM, MLF
SY89875UMITR MICREL

获取价格

2.5V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER AND 1;2 FANOUT BUFFER W/ INTE