5秒后页面跳转
SN54ALS273FK PDF预览

SN54ALS273FK

更新时间: 2024-11-22 23:06:11
品牌 Logo 应用领域
德州仪器 - TI 触发器锁存器逻辑集成电路
页数 文件大小 规格书
6页 96K
描述
OCTAL D-TYPE FLIP-FLOPS WITH CLEAR

SN54ALS273FK 技术参数

生命周期:Obsolete零件包装代码:QFN
包装说明:CERAMIC, CC-20针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.62Is Samacsys:N
系列:ALSJESD-30 代码:S-CQCC-N20
长度:8.89 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:30000000 Hz
最大I(ol):0.012 A位数:8
功能数量:1端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:TRUE封装主体材料:CERAMIC, METAL-SEALED COFIRED
封装代码:QCCN封装等效代码:LCC20,.35SQ
封装形状:SQUARE封装形式:CHIP CARRIER
电源:5 V最大电源电流(ICC):29 mA
传播延迟(tpd):17 ns认证状态:Not Qualified
座面最大高度:2.03 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:TTL温度等级:MILITARY
端子形式:NO LEAD端子节距:1.27 mm
端子位置:QUAD触发器类型:POSITIVE EDGE
宽度:8.89 mm最小 fmax:30 MHz
Base Number Matches:1

SN54ALS273FK 数据手册

 浏览型号SN54ALS273FK的Datasheet PDF文件第2页浏览型号SN54ALS273FK的Datasheet PDF文件第3页浏览型号SN54ALS273FK的Datasheet PDF文件第4页浏览型号SN54ALS273FK的Datasheet PDF文件第5页浏览型号SN54ALS273FK的Datasheet PDF文件第6页 
SN54ALS273, SN74ALS273  
OCTAL D-TYPE FLIP-FLOPS  
WITH CLEAR  
SDAS218A – APRIL 1982 – REVISED DECEMBER 1994  
SN54ALS273 . . . J PACKAGE  
SN74ALS273 . . . DW OR N PACKAGE  
(TOP VIEW)  
Contain Eight Flip-Flops With Single-Rail  
Outputs  
Buffered Clock and Direct-Clear Inputs  
Individual Data Input to Each Flip-Flop  
Applications Include:  
Buffer/Storage Registers  
Shift Registers  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
CLR  
1Q  
1D  
2D  
2Q  
3Q  
3D  
4D  
4Q  
V
CC  
8Q  
8D  
7D  
7Q  
6Q  
6D  
5D  
5Q  
CLK  
Pattern Generators  
Package Options Include Plastic  
Small-Outline (DW) Packages, Ceramic  
Chip Carriers (FK), and Standard Plastic (N)  
and Ceramic (J) 300-mil DIPs  
GND  
description  
SN54ALS273 . . . FK PACKAGE  
(TOP VIEW)  
These octal positive-edge-triggered flip-flops  
utilize TTL circuitry to implement D-type flip-flop  
logic with a direct-clear (CLR) input.  
Information at the data (D) inputs meeting the  
setup-time requirements is transferred to the  
Q outputs on the positive-going edge of the clock  
(CLK)pulse. Clocktriggeringoccursataparticular  
voltage level and is not directly related to the  
transition time of the positive-going pulse. When  
CLK is at either the high or low level, the D input  
signal has no effect at the output.  
3
2
1
20 19  
18  
4
5
6
7
8
2D  
2Q  
3Q  
3D  
4D  
8D  
7D  
7Q  
6Q  
6D  
17  
16  
15  
14  
9 10 11 12 13  
The SN54ALS273 is characterized for operation  
over the full military temperature range of 55°C  
to 125°C. The SN74ALS273 is characterized for  
operation from 0°C to 70°C.  
FUNCTION TABLE  
(each flip-flop)  
INPUTS  
OUTPUT  
Q
CLK  
D
X
H
L
CLR  
L
X
L
H
L
H
H
H
H or L  
X
Q
0
Copyright 1994, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN54ALS273FK相关器件

型号 品牌 获取价格 描述 数据表
SN54ALS273J TI

获取价格

OCTAL D-TYPE FLIP-FLOPS WITH CLEAR
SN54ALS273J-00 TI

获取价格

ALS SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, CDIP20
SN54ALS27A TI

获取价格

TRIPLE 3-INPUT POSITIVE-NOR GATES
SN54ALS27A_15 TI

获取价格

TRIPLE 3-INPUT POSITIVE-NOR GATES
SN54ALS27AFK TI

获取价格

TRIPLE 3-INPUT POSITIVE-NOR GATES
SN54ALS27AJ TI

获取价格

TRIPLE 3-INPUT POSITIVE-NOR GATES
SN54ALS27FH TI

获取价格

IC,LOGIC GATE,3 3-INPUT NOR,ALS-TTL,LLCC,20PIN,CERAMIC
SN54ALS27FK TI

获取价格

IC ALS SERIES, TRIPLE 3-INPUT NOR GATE, CQCC20, Gate
SN54ALS27J MOTOROLA

获取价格

IC,LOGIC GATE,3 3-INPUT NOR,ALS-TTL,DIP,14PIN,CERAMIC
SN54ALS28A TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR BUFFERS