5秒后页面跳转
SI5018-BMR PDF预览

SI5018-BMR

更新时间: 2024-11-21 13:13:31
品牌 Logo 应用领域
芯科 - SILICON 时钟
页数 文件大小 规格书
22页 213K
描述
Clock Recovery Circuit, 1-Func, 4 X 4 MM, MLP-20

SI5018-BMR 技术参数

生命周期:Obsolete零件包装代码:DFN
包装说明:HVQCCN,针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.82JESD-30 代码:S-XQCC-N20
长度:4 mm功能数量:1
端子数量:20最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:UNSPECIFIED
封装代码:HVQCCN封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE认证状态:Not Qualified
座面最大高度:0.9 mm标称供电电压:3.3 V
表面贴装:YES电信集成电路类型:ATM/SONET/SDH CLOCK RECOVERY CIRCUIT
温度等级:INDUSTRIAL端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
宽度:4 mmBase Number Matches:1

SI5018-BMR 数据手册

 浏览型号SI5018-BMR的Datasheet PDF文件第2页浏览型号SI5018-BMR的Datasheet PDF文件第3页浏览型号SI5018-BMR的Datasheet PDF文件第4页浏览型号SI5018-BMR的Datasheet PDF文件第5页浏览型号SI5018-BMR的Datasheet PDF文件第6页浏览型号SI5018-BMR的Datasheet PDF文件第7页 
Si5018  
SiPHY™ OC-48/STM-16 CLOCK AND DATA RECOVERY IC WITH FEC  
Features  
Complete high-speed, low-power, CDR solution includes the following:  
! Supports OC-48 /STM-16 & FEC! Exceeds all SONET/SDH jitter  
specifications  
! Low power—270 mW  
(typ OC-48)  
! Jitter generation  
3.0 mUI  
(typ)  
! Small footprint: 4x4 mm  
rms  
! Device powerdown  
! Loss-of-lock indicator  
! Single 2.5 V Supply  
! DSPLL™ Eliminates external  
Ordering Information:  
loop filter components  
! 3.3 V tolerant control inputs  
See page 17.  
Applications  
Pin Assignments  
Si5018  
! SONET/SDH/ATM routers  
! Add/drop multiplexers  
! Optical transceiver modules  
! SONET/SDH regenerators  
! Board level serial links  
! Digital cross connects  
! SONET/SDH test equipment  
description  
20 19 18 17 16  
REXT  
VDD  
1
2
3
4
5
15  
14  
13  
12  
11  
The Si5018 is a fully-integrated low-power clock and data recovery (CDR)  
IC designed for high-speed serial communication systems. It extracts  
timing information and data from a serial input at OC-48/STM-16 data  
rates. In addition, support for 2.7 Gbps data streams is also provided for  
applications that employ forward error correction (FEC). DSPLL™  
technology eliminates sensitive noise entry points thus making the PLL  
less susceptible to board-level interaction and helping to ensure optimal  
jitter performance.  
PWRDN/CAL  
VDD  
GND  
Pad  
Connection  
GND  
DOUT+  
DOUT–  
VDD  
REFCLK+  
REFCLK–  
6
7
8
9
10  
The Si5018 represents a new standard in low jitter, low power, and small  
size for high speed CDRs. It operates from a single 2.5 V supply over the  
industrial temperature range (–40 to 85 °C).  
Functional Block Diagram  
LOL  
DSPLLTM  
Phase-Locked  
Loop  
DIN +  
DIN –  
DOUT +  
DOUT –  
BUF  
BUF  
BUF  
Retim er  
2
2
2
PW RDN/CAL  
CLKOUT +  
CLKOUT –  
Bias  
2
REXT  
REFCLKIN +  
REFCLKIN –  
Rev. 1.2 1/04  
Copyright © 2004 by Silicon Laboratories  
Si5018-DS12  

与SI5018-BMR相关器件

型号 品牌 获取价格 描述 数据表
SI5018-GM SILICON

获取价格

Clock Recovery Circuit, 1-Func, 4 X 4 MM, LEAD FREE, MLP-20
SI5018-X-GM SILICON

获取价格

Clock Recovery Circuit, 1-Func, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-1, QFN-20
SI-50191-F BEL

获取价格

SI-50191-F
SI-50192 BEL

获取价格

SI-50192
SI-50193 BEL

获取价格

SI-50193
SI-50193-F BEL

获取价格

SI-50193-F
SI-50194 BEL

获取价格

SI-50194
SI-50194-F BEL

获取价格

SI-50194-F
SI-50195 BEL

获取价格

SI-50195
SI-50196 BEL

获取价格

SI-50196