FINAL
COM’L: H-5/7/10/15/25, Q-10/15/25
IND: H-15/25, Q-20/25
Advanced
Micro
PALCE20V8 Family
EE CMOS 24-Pin Universal Programmable Array Logic
Devices
DISTINCTIVE CHARACTERISTICS
■ Pin and function compatible with all GAL
20V8/As
■ Peripheral Component Interconnect (PCI)
compliant
■ Electrically erasable CMOS technology pro-
vides reconfigurable logic and full testability
■ High-speed CMOS technology
— 5-ns propagation delay for “-5” version
■ Preloadable output registers for testability
■ Automatic register reset on power-up
■ Cost-effective 24-pin plastic SKINNYDIP and
28-pin PLCC packages
■ Extensive third-party software and programmer
support through FusionPLD partners
■ Fully tested for 100% programming and func-
tional yields and high reliability
■ Programmable output polarity
■ 5-ns version utilizes a split leadframe for
improved performance
— 7.5-ns propagation delay for “-7” version
■ Direct plug-in replacement for a wide range of
24-pin PAL devices
■ Programmable enable/disable control
■ Outputs individually programmable as
registered or combinatorial
GENERAL DESCRIPTION
The PALCE20V8 is an advanced PAL device built with
low-power, high-speed, electrically-erasable CMOS
technology. Its macrocells provide a universal device
architecture. The PALCE20V8 is fully compatible with
the GAL20V8 and can directly replace PAL20R8 series
devices and most 24-pin combinatorial PAL devices.
complex logic functions easily and efficiently. Multiple
levels of combinatorial logic can always be reduced to
sum-of-products form, taking advantage of the very
wide input gates available in PAL devices. The equa-
tions are programmed into the device through floating-
gate cells in the AND logic array that can be erased
electrically.
Devicelogicisautomaticallyconfiguredaccordingtothe
user’s design specification. A design is implemented
using any of a number of popular design software pack-
ages, allowing automatic creation of a programming file
based on Boolean or state equations. Design software
also verifies the design and can provide test vectors for
the finished device. Programming can be accomplished
on standard PAL device programmers.
The fixed OR array allows up to eight data product terms
per output for logic functions. The sum ofthese products
feeds the output macrocell. Each macrocell can be
programmed as registered or combinatorial with an
active-high or active-low output. The output configura-
tion is determined by two global bits and one local bit
controlling four multiplexers in each macrocell.
The PALCE20V8 utilizes the familiar sum-of-products
(AND/OR) architecture that allows users to implement
I1 – I10
CLK/I0
BLOCK DIAGRAM
10
Programmable AND Array
40 x 64
Input
Mux.
Input
Mux.
MACRO
MC0
MACRO
MC1
MACRO
MC2
MACRO
MC3
MACRO
MC4
MACRO
MC5
MACRO
MC6
MACRO
MC7
I/O6
OE/I11 I12
I/O0
I/O1
I/O2
I/O4
I/O4
I/O7
I13
I/O5
16491D-1
Publication# 16491 Rev. D Amendment/0
Issue Date: February 1996
2-155